2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * High Level Configuration Options
32 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34 #define CONFIG_INKA4X0 1 /* INKA4x0 board */
36 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
38 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39 #define BOOTFLAG_WARM 0x02 /* Software reboot */
41 #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
43 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
44 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
45 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
49 * Serial console configuration
51 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
52 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
53 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
57 * 0x40000000 - 0x4fffffff - PCI Memory
58 * 0x50000000 - 0x50ffffff - PCI IO Space
61 #define CONFIG_PCI_PNP 1
62 #define CONFIG_PCI_SCAN_SHOW 1
64 #define CONFIG_PCI_MEM_BUS 0x40000000
65 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
66 #define CONFIG_PCI_MEM_SIZE 0x10000000
68 #define CONFIG_PCI_IO_BUS 0x50000000
69 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
70 #define CONFIG_PCI_IO_SIZE 0x01000000
72 #define CFG_XLB_PIPELINING 1
75 #define CONFIG_MAC_PARTITION
76 #define CONFIG_DOS_PARTITION
77 #define CONFIG_ISO_PARTITION
82 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
92 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
93 #include <cmd_confdefs.h>
95 #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
97 #if (TEXT_BASE == 0xFFE00000) /* Boot low */
98 # define CFG_LOWBOOT 1
104 #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
106 #define CONFIG_PREBOOT "echo;" \
107 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
110 #undef CONFIG_BOOTARGS
112 #define CONFIG_ETHADDR 00:a0:a4:03:00:00
113 #define CONFIG_OVERWRITE_ETHADDR_ONCE
115 #define CONFIG_IPADDR 192.168.100.2
116 #define CONFIG_SERVERIP 192.168.100.1
117 #define CONFIG_NETMASK 255.255.255.0
118 #define HOSTNAME inka4x0
119 #define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
120 #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
122 #define CONFIG_EXTRA_ENV_SETTINGS \
124 "nfsargs=setenv bootargs root=/dev/nfs rw " \
125 "nfsroot=${serverip}:${rootpath}\0" \
126 "ramargs=setenv bootargs root=/dev/ram rw\0" \
127 "addip=setenv bootargs ${bootargs} " \
128 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
129 ":${hostname}:${netdev}:off panic=1\0" \
130 "addcons=setenv bootargs ${bootargs} " \
131 "console=ttyS0,${baudrate}\0" \
132 "flash_nfs=run nfsargs addip addcons;" \
133 "bootm ${kernel_addr}\0" \
134 "net_nfs=tftp 200000 ${bootfile};" \
135 "run nfsargs addip addcons;bootm\0" \
136 "enable_disp=mw.l 100000 04000000 1;" \
137 "cp.l 100000 f0000b20 1;" \
138 "cp.l 100000 f0000b28 1\0" \
139 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
140 "ide_boot=ext2load ide 0:1 200000 uImage;" \
141 "run ideargs addip addcons enable_disp;bootm" \
145 #define CONFIG_BOOTCOMMAND "run ide_boot"
148 * IPB Bus clocking configuration.
150 #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
153 * Flash configuration
155 #define CFG_FLASH_BASE 0xFFE00000
157 #define CFG_FLASH_SIZE 0x00200000 /* 2 MByte */
158 #define CFG_MAX_FLASH_SECT 35 /* max num of sects on one chip */
160 #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x4000) /* second sector */
161 #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
163 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
164 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
167 * Environment settings
169 #define CFG_ENV_IS_IN_FLASH 1
170 #define CFG_ENV_SIZE 0x2000
171 #define CFG_ENV_SECT_SIZE 0x2000
172 #define CONFIG_ENV_OVERWRITE 1
177 #define CFG_MBAR 0xF0000000
178 #define CFG_SDRAM_BASE 0x00000000
179 #define CFG_DEFAULT_MBAR 0x80000000
181 #define CONFIG_MPC5200_DDR
183 /* Use ON-Chip SRAM until RAM will be available */
184 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
186 /* preserve space for the post_word at end of on-chip SRAM */
187 #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
189 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
193 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
194 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
195 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
197 #define CFG_MONITOR_BASE TEXT_BASE
198 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
199 # define CFG_RAMBOOT 1
202 #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
203 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
204 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
207 * Ethernet configuration
209 #define CONFIG_MPC5xxx_FEC 1
211 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
213 /* #define CONFIG_FEC_10MBIT 1 */
214 #define CONFIG_PHY_ADDR 0x00
220 * use CS1 as gpio_wkup_6 output
221 * Bit 0 (mask: 0x80000000): 0
222 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
223 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
224 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
226 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
227 * use PSC6_1 and PSC6_3 as GPIO: Bits 9:11 (mask: 0x07000000):
228 * 011 -> PSC6 could not be used as UART or CODEC. IrDA still possible.
230 #define CFG_GPS_PORT_CONFIG 0x01001004
235 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
238 * Miscellaneous configurable options
240 #define CFG_LONGHELP /* undef to save memory */
241 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
242 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
243 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
245 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
247 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
248 #define CFG_MAXARGS 16 /* max number of command args */
249 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
251 /* Enable an alternate, more extensive memory test */
252 #define CFG_ALT_MEMTEST
254 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
255 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
257 #define CFG_LOAD_ADDR 0x100000 /* default load address */
259 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
262 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
263 * which is normally part of the default commands (CFV_CMD_DFL)
268 * Various low-level settings
270 #if defined(CONFIG_MPC5200)
271 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
272 #define CFG_HID0_FINAL HID0_ICE
274 #define CFG_HID0_INIT 0
275 #define CFG_HID0_FINAL 0
278 #define CFG_BOOTCS_START CFG_FLASH_BASE
279 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
280 #define CFG_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
281 #define CFG_CS0_START CFG_FLASH_BASE
282 #define CFG_CS0_SIZE CFG_FLASH_SIZE
284 /* 32Mbit SRAM @0x30000000 */
285 #define CFG_CS1_START 0x30000000
286 #define CFG_CS1_SIZE 0x00400000
287 #define CFG_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
289 /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
290 #define CFG_CS2_START 0x80000000
291 #define CFG_CS2_SIZE 0x0001000
292 #define CFG_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
294 /* GPIO in @0x30400000 */
295 #define CFG_CS3_START 0x30400000
296 #define CFG_CS3_SIZE 0x00100000
297 #define CFG_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
299 #define CFG_CS_BURST 0x00000000
300 #define CFG_CS_DEADCYCLE 0x33333333
302 /*-----------------------------------------------------------------------
304 *-----------------------------------------------------------------------
306 #define CONFIG_USB_OHCI
307 #define CONFIG_USB_CLOCK 0x00015555
308 #define CONFIG_USB_CONFIG 0x00001000
309 #define CONFIG_USB_STORAGE
311 /*-----------------------------------------------------------------------
312 * IDE/ATA stuff Supports IDE harddisk
313 *-----------------------------------------------------------------------
316 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
318 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
319 #undef CONFIG_IDE_LED /* LED for ide not supported */
321 #define CONFIG_IDE_RESET /* reset for ide supported */
322 #define CONFIG_IDE_PREINIT
324 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
325 #define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
327 #define CFG_ATA_IDE0_OFFSET 0x0000
328 #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
329 #define CFG_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
330 #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) /* Offset for normal register accesses */
331 #define CFG_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
332 #define CFG_ATA_STRIDE 4 /* Interval between registers */
334 #define CONFIG_ATAPI 1
336 #define CFG_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
338 #endif /* __CONFIG_H */