3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
5 * (C) Copyright 2003-2005
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
31 * High Level Configuration Options
35 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37 #define CONFIG_INKA4X0 1 /* INKA4x0 board */
39 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
41 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
42 #define BOOTFLAG_WARM 0x02 /* Software reboot */
44 #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
45 #define CONFIG_MISC_INIT_R 1 /* Use misc_init_r() */
47 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
50 * Serial console configuration
52 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
53 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
54 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
58 * 0x40000000 - 0x4fffffff - PCI Memory
59 * 0x50000000 - 0x50ffffff - PCI IO Space
62 #define CONFIG_PCI_PNP 1
63 #define CONFIG_PCI_SCAN_SHOW 1
64 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
66 #define CONFIG_PCI_MEM_BUS 0x40000000
67 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
68 #define CONFIG_PCI_MEM_SIZE 0x10000000
70 #define CONFIG_PCI_IO_BUS 0x50000000
71 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
72 #define CONFIG_PCI_IO_SIZE 0x01000000
74 #define CONFIG_SYS_XLB_PIPELINING 1
77 #define CONFIG_MAC_PARTITION
78 #define CONFIG_DOS_PARTITION
79 #define CONFIG_ISO_PARTITION
85 #define CONFIG_BOOTP_BOOTFILESIZE
86 #define CONFIG_BOOTP_BOOTPATH
87 #define CONFIG_BOOTP_GATEWAY
88 #define CONFIG_BOOTP_HOSTNAME
92 * Command line configuration.
94 #include <config_cmd_default.h>
96 #define CONFIG_CMD_DATE
97 #define CONFIG_CMD_DHCP
98 #define CONFIG_CMD_EXT2
99 #define CONFIG_CMD_FAT
100 #define CONFIG_CMD_IDE
101 #define CONFIG_CMD_NFS
102 #define CONFIG_CMD_PCI
103 #define CONFIG_CMD_PING
104 #define CONFIG_CMD_SNTP
105 #define CONFIG_CMD_USB
107 #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
109 #if (TEXT_BASE == 0xFFE00000) /* Boot low */
110 # define CONFIG_SYS_LOWBOOT 1
116 #define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
118 #define CONFIG_PREBOOT "echo;" \
119 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
122 #undef CONFIG_BOOTARGS
124 #define CONFIG_ETHADDR 00:a0:a4:03:00:00
125 #define CONFIG_OVERWRITE_ETHADDR_ONCE
127 #define CONFIG_IPADDR 192.168.100.2
128 #define CONFIG_SERVERIP 192.168.100.1
129 #define CONFIG_NETMASK 255.255.255.0
130 #define HOSTNAME inka4x0
131 #define CONFIG_BOOTFILE /tftpboot/inka4x0/uImage
132 #define CONFIG_ROOTPATH /opt/eldk/ppc_6xx
134 #define CONFIG_EXTRA_ENV_SETTINGS \
136 "nfsargs=setenv bootargs root=/dev/nfs rw " \
137 "nfsroot=${serverip}:${rootpath}\0" \
138 "ramargs=setenv bootargs root=/dev/ram rw\0" \
139 "addip=setenv bootargs ${bootargs} " \
140 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
141 ":${hostname}:${netdev}:off panic=1\0" \
142 "addcons=setenv bootargs ${bootargs} " \
143 "console=ttyS0,${baudrate}\0" \
144 "flash_nfs=run nfsargs addip addcons;" \
145 "bootm ${kernel_addr}\0" \
146 "net_nfs=tftp 200000 ${bootfile};" \
147 "run nfsargs addip addcons;bootm\0" \
148 "enable_disp=mw.l 100000 04000000 1;" \
149 "cp.l 100000 f0000b20 1;" \
150 "cp.l 100000 f0000b28 1\0" \
151 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
152 "ide_boot=ext2load ide 0:1 200000 uImage;" \
153 "run ideargs addip addcons enable_disp;bootm\0" \
157 #define CONFIG_BOOTCOMMAND "run ide_boot"
160 * IPB Bus clocking configuration.
162 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
165 * Flash configuration
167 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
168 #define CONFIG_FLASH_CFI_DRIVER 1
169 #define CONFIG_SYS_FLASH_BASE 0xffe00000
170 #define CONFIG_SYS_FLASH_SIZE 0x00200000
171 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
172 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
173 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
174 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
177 * Environment settings
179 #define CONFIG_ENV_IS_IN_FLASH 1
180 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
181 #define CONFIG_ENV_SIZE 0x2000
182 #define CONFIG_ENV_SECT_SIZE 0x2000
183 #define CONFIG_ENV_OVERWRITE 1
184 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
189 #define CONFIG_SYS_MBAR 0xF0000000
190 #define CONFIG_SYS_SDRAM_BASE 0x00000000
191 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
194 * SDRAM controller configuration
196 #undef CONFIG_SDR_MT48LC16M16A2
197 #undef CONFIG_DDR_MT46V16M16
198 #undef CONFIG_DDR_MT46V32M16
199 #undef CONFIG_DDR_HYB25D512160BF
200 #define CONFIG_DDR_K4H511638C
202 /* Use ON-Chip SRAM until RAM will be available */
203 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
205 /* preserve space for the post_word at end of on-chip SRAM */
206 #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
208 #define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE
212 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
213 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
214 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
216 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
217 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
218 # define CONFIG_SYS_RAMBOOT 1
221 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
222 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
223 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
226 * Ethernet configuration
228 #define CONFIG_MPC5xxx_FEC 1
229 #define CONFIG_MPC5xxx_FEC_MII100
231 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
233 /* #define CONFIG_MPC5xxx_FEC_MII10 */
234 #define CONFIG_PHY_ADDR 0x00
240 * use CS1 as gpio_wkup_6 output
241 * Bit 0 (mask: 0x80000000): 0
242 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
243 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
244 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
246 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
247 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
248 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
249 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
251 #define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
256 #define CONFIG_RTC_RTC4543 1 /* use external RTC */
259 * Software (bit-bang) three wire serial configuration
261 * Note that we need the ifdefs because otherwise compilation of
264 #define CONFIG_SOFT_TWS 1
266 #ifdef TWS_IMPLEMENTATION
270 #define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
271 #define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
272 #define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
273 #define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
275 static inline void tws_ce(unsigned bit)
277 struct mpc5xxx_wu_gpio *wu_gpio =
278 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
280 setbits_8(&wu_gpio->dvo, TWS_CE);
282 clrbits_8(&wu_gpio->dvo, TWS_CE);
285 static inline void tws_wr(unsigned bit)
287 struct mpc5xxx_wu_gpio *wu_gpio =
288 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
290 setbits_8(&wu_gpio->dvo, TWS_WR);
292 clrbits_8(&wu_gpio->dvo, TWS_WR);
295 static inline void tws_clk(unsigned bit)
297 struct mpc5xxx_gpio *gpio =
298 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
300 setbits_8(&gpio->sint_dvo, TWS_CLK);
302 clrbits_8(&gpio->sint_dvo, TWS_CLK);
305 static inline void tws_data(unsigned bit)
307 struct mpc5xxx_gpio *gpio =
308 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
310 setbits_8(&gpio->sint_dvo, TWS_DATA);
312 clrbits_8(&gpio->sint_dvo, TWS_DATA);
315 static inline unsigned tws_data_read(void)
317 struct mpc5xxx_gpio *gpio =
318 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
319 return !!(in_8(&gpio->sint_ival) & TWS_DATA);
322 static inline void tws_data_config_output(unsigned output)
324 struct mpc5xxx_gpio *gpio =
325 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
327 setbits_8(&gpio->sint_ddr, TWS_DATA);
329 clrbits_8(&gpio->sint_ddr, TWS_DATA);
331 #endif /* TWS_IMPLEMENTATION */
334 * Miscellaneous configurable options
336 #define CONFIG_SYS_LONGHELP /* undef to save memory */
337 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
338 #if defined(CONFIG_CMD_KGDB)
339 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
341 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
343 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
344 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
345 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
347 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
348 #if defined(CONFIG_CMD_KGDB)
349 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
352 /* Enable an alternate, more extensive memory test */
353 #define CONFIG_SYS_ALT_MEMTEST
355 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
356 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
358 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
360 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
363 * Enable loopw command.
368 * Various low-level settings
370 #if defined(CONFIG_MPC5200)
371 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
372 #define CONFIG_SYS_HID0_FINAL HID0_ICE
374 #define CONFIG_SYS_HID0_INIT 0
375 #define CONFIG_SYS_HID0_FINAL 0
378 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
379 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
380 #define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
381 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
382 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
384 /* 32Mbit SRAM @0x30000000 */
385 #define CONFIG_SYS_CS1_START 0x30000000
386 #define CONFIG_SYS_CS1_SIZE 0x00400000
387 #define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
389 /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
390 #define CONFIG_SYS_CS2_START 0x80000000
391 #define CONFIG_SYS_CS2_SIZE 0x0001000
392 #define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
394 /* GPIO in @0x30400000 */
395 #define CONFIG_SYS_CS3_START 0x30400000
396 #define CONFIG_SYS_CS3_SIZE 0x00100000
397 #define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
399 #define CONFIG_SYS_CS_BURST 0x00000000
400 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
402 /*-----------------------------------------------------------------------
404 *-----------------------------------------------------------------------
406 #define CONFIG_USB_OHCI
407 #define CONFIG_USB_CLOCK 0x00015555
408 #define CONFIG_USB_CONFIG 0x00001000
409 #define CONFIG_USB_STORAGE
411 /*-----------------------------------------------------------------------
412 * IDE/ATA stuff Supports IDE harddisk
413 *-----------------------------------------------------------------------
416 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
418 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
419 #undef CONFIG_IDE_LED /* LED for ide not supported */
421 #define CONFIG_IDE_PREINIT
423 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
424 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
426 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
427 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
428 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
429 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
430 #define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
431 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
433 #define CONFIG_ATAPI 1
435 #define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
437 #endif /* __CONFIG_H */