55b1795634ab1ba290519a3e1d3959105ec6e39e
[platform/kernel/u-boot.git] / include / configs / imx8ulp_evk.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2020 NXP
4  */
5
6 #ifndef __IMX8ULP_EVK_H
7 #define __IMX8ULP_EVK_H
8
9 #include <linux/sizes.h>
10 #include <asm/arch/imx-regs.h>
11
12 #define CONFIG_SYS_BOOTM_LEN            (SZ_64M)
13 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
14 #define CONFIG_SYS_UBOOT_BASE   (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
15
16 #ifdef CONFIG_SPL_BUILD
17 #define CONFIG_SPL_BSS_START_ADDR       0x22048000
18 #define CONFIG_SYS_SPL_MALLOC_START     0x22040000
19 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x8000  /* 32 KB */
20
21 #define CONFIG_MALLOC_F_ADDR            0x22040000
22
23 #define CONFIG_SPL_ABORT_ON_RAW_IMAGE /* For RAW image gives a error info not panic */
24
25 #endif
26
27 /* ENET Config */
28 #if defined(CONFIG_FEC_MXC)
29 #define PHY_ANEG_TIMEOUT                20000
30
31 #define CONFIG_FEC_MXC_PHYADDR          1
32 #endif
33
34 #ifdef CONFIG_DISTRO_DEFAULTS
35 #define BOOT_TARGET_DEVICES(func) \
36         func(MMC, mmc, 0)
37
38 #include <config_distro_bootcmd.h>
39 #else
40 #define BOOTENV
41 #endif
42
43 /* Initial environment variables */
44 #define CONFIG_EXTRA_ENV_SETTINGS               \
45         BOOTENV \
46         "scriptaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
47         "kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
48         "image=Image\0" \
49         "console=ttyLP1,115200 earlycon\0" \
50         "fdt_addr_r=0x83000000\0"                       \
51         "boot_fit=no\0" \
52         "fdtfile=imx8ulp-evk.dtb\0" \
53         "initrd_addr=0x83800000\0"              \
54         "bootm_size=0x10000000\0" \
55         "mmcpart=1\0" \
56         "mmcroot=/dev/mmcblk2p2 rootwait rw\0" \
57
58 /* Link Definitions */
59
60 #define CONFIG_SYS_INIT_RAM_ADDR        0x80000000
61 #define CONFIG_SYS_INIT_RAM_SIZE        0x80000
62
63
64 #define CONFIG_SYS_SDRAM_BASE           0x80000000
65 #define PHYS_SDRAM                      0x80000000
66 #define PHYS_SDRAM_SIZE                 0x80000000 /* 2GB DDR */
67
68 /* Using ULP WDOG for reset */
69 #define WDOG_BASE_ADDR                  WDG3_RBASE
70 #endif