1 // SPDX-License-Identifier: GPL-2.0+
3 * Copyright 2017-2018 NXP
6 #ifndef __IMX8QM_ROM7720_H
7 #define __IMX8QM_ROM7720_H
9 #include <linux/sizes.h>
10 #include <linux/stringify.h>
11 #include <asm/arch/imx-regs.h>
12 #define CONFIG_REMAKE_ELF
14 #define CONFIG_SPL_MAX_SIZE (124 * 1024)
15 #define CONFIG_SPL_BSS_START_ADDR 0x00128000
16 #define CONFIG_SPL_BSS_MAX_SIZE 0x1000 /* 4 KB */
18 #define CONFIG_FSL_USDHC
19 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
20 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
21 #define USDHC1_BASE_ADDR 0x5B010000
22 #define USDHC2_BASE_ADDR 0x5B020000
23 #define USDHC3_BASE_ADDR 0x5B030000
25 #define CONFIG_SUPPORT_EMMC_BOOT /* eMMC specific */
27 #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
32 "m4_0_image=m4_0.bin\0" \
33 "m4_1_image=m4_1.bin\0" \
34 "loadm4image_0=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${m4_0_image}\0" \
35 "loadm4image_1=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${m4_1_image}\0" \
36 "m4boot_0=run loadm4image_0; dcache flush; bootaux ${loadaddr} 0\0" \
37 "m4boot_1=run loadm4image_1; dcache flush; bootaux ${loadaddr} 1\0" \
39 #ifdef CONFIG_NAND_BOOT
40 #define MFG_NAND_PARTITION "mtdparts=gpmi-nand:128m(boot),32m(kernel),16m(dtb),8m(misc),-(rootfs) "
42 #define MFG_NAND_PARTITION ""
45 #define CONFIG_MFG_ENV_SETTINGS \
46 "mfgtool_args=setenv bootargs console=${console},${baudrate} " \
48 "g_mass_storage.stall=0 g_mass_storage.removable=1 " \
49 "g_mass_storage.idVendor=0x066F g_mass_storage.idProduct=0x37FF "\
50 "g_mass_storage.iSerialNumber=\"\" "\
54 "initrd_addr=0x83800000\0" \
55 "initrd_high=0xffffffffffffffff\0" \
56 "bootcmd_mfg=run mfgtool_args;booti ${loadaddr} ${initrd_addr} ${fdt_addr};\0" \
58 /* Initial environment variables */
59 #define CONFIG_EXTRA_ENV_SETTINGS \
60 CONFIG_MFG_ENV_SETTINGS \
66 "fdt_addr=0x83000000\0" \
68 "fdt_file=imx8qm-rom7720-a1.dtb\0" \
69 "initrd_addr=0x83800000\0" \
70 "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
71 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
72 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
73 "mmcautodetect=yes\0" \
74 "mmcargs=setenv bootargs console=${console},${baudrate} root=${mmcroot} earlycon\0 " \
75 "loadbootscript=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
76 "bootscript=echo Running bootscript from mmc ...; " \
78 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
79 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
80 "mmcboot=echo Booting from mmc ...; " \
82 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
83 "if run loadfdt; then " \
84 "booti ${loadaddr} - ${fdt_addr}; " \
86 "echo WARN: Cannot load the DT; " \
89 "echo wait for boot; " \
91 "netargs=setenv bootargs console=${console},${baudrate} " \
93 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp rw earlycon\0" \
94 "netboot=echo Booting from net ...; " \
96 "if test ${ip_dyn} = yes; then " \
97 "setenv get_cmd dhcp; " \
99 "setenv get_cmd tftp; " \
101 "${get_cmd} ${loadaddr} ${image}; " \
102 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
103 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
104 "booti ${loadaddr} - ${fdt_addr}; " \
106 "echo WARN: Cannot load the DT; " \
112 #define CONFIG_BOOTCOMMAND \
113 "mmc dev ${mmcdev}; if mmc rescan; then " \
114 "if run loadbootscript; then " \
117 "if run loadimage; then " \
119 "else run netboot; " \
122 "else booti ${loadaddr} - ${fdt_addr}; fi"
124 /* Link Definitions */
125 #define CONFIG_LOADADDR 0x80280000
127 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
129 #define CONFIG_SYS_INIT_SP_ADDR 0x80200000
131 /* Default environment is in SD */
133 #ifdef CONFIG_QSPI_BOOT
134 #define CONFIG_ENV_SPI_BUS CONFIG_SF_DEFAULT_BUS
135 #define CONFIG_ENV_SPI_CS CONFIG_SF_DEFAULT_CS
136 #define CONFIG_ENV_SPI_MODE CONFIG_SF_DEFAULT_MODE
137 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
140 #define CONFIG_SYS_MMC_IMG_LOAD_PART 1
142 /* On LPDDR4 board, USDHC1 is for eMMC, USDHC2 is for SD on CPU board,
143 * USDHC3 is for SD on base board On DDR4 board, USDHC1 is mux for NAND,
144 * USDHC2 is for SD, USDHC3 is for SD on base board
146 #define CONFIG_MMCROOT "/dev/mmcblk2p2" /* USDHC3 */
147 #define CONFIG_SYS_FSL_USDHC_NUM 3
149 /* Size of malloc() pool */
150 #define CONFIG_SYS_MALLOC_LEN ((CONFIG_ENV_SIZE + (32 * 1024)) * 1024)
152 #define CONFIG_SYS_SDRAM_BASE 0x80000000
153 #define PHYS_SDRAM_1 0x80000000
154 #define PHYS_SDRAM_2 0x880000000
155 #define PHYS_SDRAM_1_SIZE 0x80000000 /* 2 GB */
156 /* LPDDR4 board total DDR is 6GB, DDR4 board total DDR is 4 GB */
157 #define PHYS_SDRAM_2_SIZE 0x80000000 /* 2 GB */
159 /* Generic Timer Definitions */
160 #define COUNTER_FREQUENCY 8000000 /* 8MHz */
163 #define CONFIG_FEC_XCV_TYPE RGMII
165 #include <linux/stringify.h>
166 #endif /* __IMX8QM_ROM7720_H */