Convert CONFIG_SYS_SPL_MALLOC_SIZE et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / imx8mq_phanbell.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2020 NXP
4  */
5
6 #ifndef __IMX8M_PHANBELL_H
7 #define __IMX8M_PHANBELL_H
8
9 #include <linux/sizes.h>
10 #include <asm/arch/imx-regs.h>
11
12 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
13
14 #ifdef CONFIG_SPL_BUILD
15 /*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
16 #define CONFIG_SYS_SPL_PTE_RAM_BASE    0x41580000
17
18 /* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
19 #define CONFIG_MALLOC_F_ADDR            0x182000
20 /* For RAW image gives a error info not panic */
21 #define CONFIG_SPL_ABORT_ON_RAW_IMAGE
22 #endif
23
24 /* ENET Config */
25 /* ENET1 */
26 #if defined(CONFIG_CMD_NET)
27 #define CONFIG_FEC_MXC_PHYADDR          0
28 #endif
29
30 #define CONFIG_MFG_ENV_SETTINGS \
31         "initrd_addr=0x43800000\0" \
32         "initrd_high=0xffffffff\0" \
33
34 /* Initial environment variables */
35 #define CONFIG_EXTRA_ENV_SETTINGS               \
36         CONFIG_MFG_ENV_SETTINGS \
37         "script=boot.scr\0" \
38         "image=Image\0" \
39         "console=ttymxc0,115200\0" \
40         "fdt_addr=0x43000000\0"                 \
41         "fdt_high=0xffffffffffffffff\0"         \
42         "boot_fdt=try\0" \
43         "fdt_file=imx8mq-phanbell.dtb\0" \
44         "initrd_addr=0x43800000\0"              \
45         "initrd_high=0xffffffffffffffff\0" \
46         "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
47         "mmcpart=1\0" \
48         "mmcroot=/dev/mmcblk1p2 rootwait rw\0" \
49         "mmcautodetect=yes\0" \
50         "mmcargs=setenv bootargs console=${console} root=${mmcroot}\0 " \
51         "loadbootscript=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
52         "bootscript=echo Running bootscript from mmc ...; " \
53                 "source\0" \
54         "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
55         "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
56         "mmcboot=echo Booting from mmc ...; " \
57                 "run mmcargs; " \
58                 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
59                         "if run loadfdt; then " \
60                                 "booti ${loadaddr} - ${fdt_addr}; " \
61                         "else " \
62                                 "echo WARN: Cannot load the DT; " \
63                         "fi; " \
64                 "else " \
65                         "echo wait for boot; " \
66                 "fi;\0" \
67         "netargs=setenv bootargs console=${console} " \
68                 "root=/dev/nfs " \
69                 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
70         "netboot=echo Booting from net ...; " \
71                 "run netargs;  " \
72                 "if test ${ip_dyn} = yes; then " \
73                         "setenv get_cmd dhcp; " \
74                 "else " \
75                         "setenv get_cmd tftp; " \
76                 "fi; " \
77                 "${get_cmd} ${loadaddr} ${image}; " \
78                 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
79                         "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
80                                 "booti ${loadaddr} - ${fdt_addr}; " \
81                         "else " \
82                                 "echo WARN: Cannot load the DT; " \
83                         "fi; " \
84                 "else " \
85                         "booti; " \
86                 "fi;\0"
87
88 /* Link Definitions */
89
90 #define CONFIG_SYS_INIT_RAM_ADDR        0x40000000
91 #define CONFIG_SYS_INIT_RAM_SIZE        0x80000
92
93
94 #define CONFIG_SYS_SDRAM_BASE           0x40000000
95 #define PHYS_SDRAM                      0x40000000
96 #define PHYS_SDRAM_SIZE                 0x40000000 /* 1GB DDR */
97
98 #define CONFIG_MXC_UART_BASE            UART_BASE_ADDR(1)
99
100 #define CONFIG_SYS_FSL_USDHC_NUM        2
101 #define CONFIG_SYS_FSL_ESDHC_ADDR       0
102
103 #endif