m68k: Stop using CONFIG_SYS_GBL_DATA_OFFSET
[platform/kernel/u-boot.git] / include / configs / imx8mq_evk.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2018 NXP
4  */
5
6 #ifndef __IMX8M_EVK_H
7 #define __IMX8M_EVK_H
8
9 #include <linux/sizes.h>
10 #include <linux/stringify.h>
11 #include <asm/arch/imx-regs.h>
12
13 #define CONFIG_SYS_BOOTM_LEN            (64 * SZ_1M)
14
15 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
16
17 #ifdef CONFIG_SPL_BUILD
18 /*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
19 #define CONFIG_SPL_STACK                0x187FF0
20 #define CONFIG_SPL_BSS_START_ADDR      0x00180000
21 #define CONFIG_SYS_SPL_MALLOC_START    0x42200000
22 #define CONFIG_SYS_SPL_MALLOC_SIZE    0x80000   /* 512 KB */
23 #define CONFIG_SYS_SPL_PTE_RAM_BASE    0x41580000
24
25 /* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
26 #define CONFIG_MALLOC_F_ADDR            0x182000
27 /* For RAW image gives a error info not panic */
28 #define CONFIG_SPL_ABORT_ON_RAW_IMAGE
29
30 #define CONFIG_POWER_PFUZE100
31 #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
32 #endif
33
34 /* ENET Config */
35 /* ENET1 */
36 #if defined(CONFIG_CMD_NET)
37 #define CONFIG_FEC_MXC_PHYADDR          0
38 #endif
39
40 #ifndef CONFIG_SPL_BUILD
41 #define BOOT_TARGET_DEVICES(func) \
42        func(MMC, mmc, 0) \
43        func(MMC, mmc, 1) \
44        func(DHCP, dhcp, na)
45
46 #include <config_distro_bootcmd.h>
47 #endif
48
49 /* Initial environment variables */
50 #define CONFIG_EXTRA_ENV_SETTINGS               \
51         BOOTENV \
52         "scriptaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
53         "kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
54         "image=Image\0" \
55         "console=ttymxc0,115200\0" \
56         "fdt_addr_r=0x43000000\0"                       \
57         "boot_fdt=try\0" \
58         "fdtfile=imx8mq-evk.dtb\0" \
59         "initrd_addr=0x43800000\0"              \
60         "bootm_size=0x10000000\0" \
61         "mmcpart=1\0" \
62         "mmcroot=/dev/mmcblk1p2 rootwait rw\0" \
63
64 /* Link Definitions */
65
66 #define CONFIG_SYS_INIT_RAM_ADDR        0x40000000
67 #define CONFIG_SYS_INIT_RAM_SIZE        0x80000
68 #define CONFIG_SYS_INIT_SP_OFFSET \
69         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
70 #define CONFIG_SYS_INIT_SP_ADDR \
71         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
72
73
74 #define CONFIG_SYS_SDRAM_BASE           0x40000000
75 #define PHYS_SDRAM                      0x40000000
76 #define PHYS_SDRAM_SIZE                 0xC0000000 /* 3GB DDR */
77
78 #define CONFIG_MXC_UART_BASE            UART_BASE_ADDR(1)
79
80 #define CONFIG_SYS_FSL_USDHC_NUM        2
81 #define CONFIG_SYS_FSL_ESDHC_ADDR       0
82
83 #endif