Convert CONFIG_SPL_TARGET to Kconfig
[platform/kernel/u-boot.git] / include / configs / imx8mq_evk.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2018 NXP
4  */
5
6 #ifndef __IMX8M_EVK_H
7 #define __IMX8M_EVK_H
8
9 #include <linux/sizes.h>
10 #include <linux/stringify.h>
11 #include <asm/arch/imx-regs.h>
12
13 #define CONFIG_SYS_BOOTM_LEN            (64 * SZ_1M)
14
15 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
16
17 #ifdef CONFIG_SPL_BUILD
18 /*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
19 #define CONFIG_SYS_SPL_PTE_RAM_BASE    0x41580000
20
21 /* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
22 #define CONFIG_MALLOC_F_ADDR            0x182000
23 /* For RAW image gives a error info not panic */
24 #define CONFIG_SPL_ABORT_ON_RAW_IMAGE
25
26 #define CONFIG_POWER_PFUZE100
27 #define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
28 #endif
29
30 /* ENET Config */
31 /* ENET1 */
32 #if defined(CONFIG_CMD_NET)
33 #define CONFIG_FEC_MXC_PHYADDR          0
34 #endif
35
36 #ifndef CONFIG_SPL_BUILD
37 #define BOOT_TARGET_DEVICES(func) \
38        func(MMC, mmc, 0) \
39        func(MMC, mmc, 1) \
40        func(DHCP, dhcp, na)
41
42 #include <config_distro_bootcmd.h>
43 #endif
44
45 /* Initial environment variables */
46 #define CONFIG_EXTRA_ENV_SETTINGS               \
47         BOOTENV \
48         "scriptaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
49         "kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
50         "image=Image\0" \
51         "console=ttymxc0,115200\0" \
52         "fdt_addr_r=0x43000000\0"                       \
53         "boot_fdt=try\0" \
54         "fdtfile=imx8mq-evk.dtb\0" \
55         "initrd_addr=0x43800000\0"              \
56         "bootm_size=0x10000000\0" \
57         "mmcpart=1\0" \
58         "mmcroot=/dev/mmcblk1p2 rootwait rw\0" \
59
60 /* Link Definitions */
61
62 #define CONFIG_SYS_INIT_RAM_ADDR        0x40000000
63 #define CONFIG_SYS_INIT_RAM_SIZE        0x80000
64
65
66 #define CONFIG_SYS_SDRAM_BASE           0x40000000
67 #define PHYS_SDRAM                      0x40000000
68 #define PHYS_SDRAM_SIZE                 0xC0000000 /* 3GB DDR */
69
70 #define CONFIG_MXC_UART_BASE            UART_BASE_ADDR(1)
71
72 #define CONFIG_SYS_FSL_USDHC_NUM        2
73 #define CONFIG_SYS_FSL_ESDHC_ADDR       0
74
75 #endif