Convert CONFIG_SYS_SPL_MALLOC_SIZE et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / imx8mq_cm.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2018 NXP
4  */
5
6 #ifndef __IMX8M_CM_H
7 #define __IMX8M_CM_H
8
9 #include <linux/sizes.h>
10 #include <linux/stringify.h>
11 #include <asm/arch/imx-regs.h>
12
13 #define CONFIG_SYS_BOOTM_LEN            (32 * SZ_1M)
14
15 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
16
17 #ifdef CONFIG_SPL_BUILD
18 #define CONFIG_SYS_SPL_PTE_RAM_BASE    0x41580000
19
20 /* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
21 #define CONFIG_MALLOC_F_ADDR            0x182000
22 /* For RAW image gives a error info not panic */
23 #define CONFIG_SPL_ABORT_ON_RAW_IMAGE
24
25 #endif
26
27 /* ENET Config */
28 /* ENET1 */
29
30 #ifndef CONFIG_SPL_BUILD
31 #define BOOT_TARGET_DEVICES(func) \
32                 func(MMC, mmc, 0) \
33                 func(MMC, mmc, 1) \
34                 func(DHCP, dhcp, na)
35
36 #include <config_distro_bootcmd.h>
37 #endif
38
39 /* Initial environment variables */
40 #define CONFIG_EXTRA_ENV_SETTINGS               \
41         BOOTENV \
42         "scriptaddr=0x43500000\0" \
43         "kernel_addr_r=0x40880000\0" \
44         "image=Image\0" \
45         "console=ttymxc0,115200\0" \
46         "fdt_addr=0x43000000\0"                 \
47         "boot_fdt=try\0" \
48         "fdt_file=imx8mq-cm.dtb\0" \
49         "initrd_addr=0x43800000\0"              \
50         "bootm_size=0x10000000\0" \
51         "mmcpart=1\0" \
52         "mmcroot=/dev/mmcblk1p2 rootwait rw\0" \
53
54 /* Link Definitions */
55
56 #define CONFIG_SYS_INIT_RAM_ADDR        0x40000000
57 #define CONFIG_SYS_INIT_RAM_SIZE        0x80000
58
59
60 #define CONFIG_SYS_SDRAM_BASE           0x40000000
61 #define PHYS_SDRAM                      0x40000000
62 #define PHYS_SDRAM_SIZE                                 0x40000000 /* 1 GB DDR */
63
64 #define CONFIG_MXC_UART_BASE            UART_BASE_ADDR(1)
65
66 #define CONFIG_SYS_FSL_USDHC_NUM                2
67 #define CONFIG_SYS_FSL_ESDHC_ADDR       0
68
69 #endif