1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (c) 2020 Engicam srl
4 * Copyright (c) 2020 Amarula Solutions(India)
7 #ifndef __IMX8MM_ICORE_MX8MM_H
8 #define __IMX8MM_ICORE_MX8MM_H
10 #include <linux/sizes.h>
11 #include <asm/arch/imx-regs.h>
13 #define CONFIG_SPL_MAX_SIZE (148 * 1024)
14 #define CONFIG_SYS_MONITOR_LEN SZ_512K
15 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
16 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300
17 #define CONFIG_SYS_UBOOT_BASE \
18 (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
20 #ifdef CONFIG_SPL_BUILD
21 # define CONFIG_SPL_STACK 0x920000
22 # define CONFIG_SPL_BSS_START_ADDR 0x910000
23 # define CONFIG_SPL_BSS_MAX_SIZE SZ_8K
24 # define CONFIG_SYS_SPL_MALLOC_START 0x42200000
25 # define CONFIG_SYS_SPL_MALLOC_SIZE SZ_512K
27 /* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
28 # define CONFIG_MALLOC_F_ADDR 0x930000
29 /* For RAW image gives a error info not panic */
30 # define CONFIG_SPL_ABORT_ON_RAW_IMAGE
31 #endif /* CONFIG_SPL_BUILD */
33 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
34 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (PHYS_SDRAM_SIZE >> 1))
36 #ifndef CONFIG_SPL_BUILD
37 #define BOOT_TARGET_DEVICES(func) \
40 #include <config_distro_bootcmd.h>
41 #undef CONFIG_ISO_PARTITION
46 #define ENV_MEM_LAYOUT_SETTINGS \
47 "fdt_addr_r=0x44000000\0" \
48 "kernel_addr_r=0x42000000\0" \
49 "ramdisk_addr_r=0x46400000\0" \
50 "scriptaddr=0x46000000\0"
52 #define CONFIG_EXTRA_ENV_SETTINGS \
53 ENV_MEM_LAYOUT_SETTINGS \
54 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
55 "console=ttymxc1,115200\0" \
58 /* Link Definitions */
59 #define CONFIG_LOADADDR 0x40480000
60 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
62 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
63 #define CONFIG_SYS_INIT_RAM_SIZE SZ_2M
64 #define CONFIG_SYS_INIT_SP_OFFSET \
65 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
66 #define CONFIG_SYS_INIT_SP_ADDR \
67 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
69 /* Size of malloc() pool */
70 #define CONFIG_SYS_MALLOC_LEN SZ_32M
71 #define CONFIG_SYS_SDRAM_BASE 0x40000000
73 /* SDRAM configuration */
74 #define PHYS_SDRAM 0x40000000
75 #define PHYS_SDRAM_SIZE SZ_2G /* 2GB DDR */
76 #define CONFIG_SYS_BOOTM_LEN SZ_256M
78 #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
79 #define CONFIG_SYS_MEMTEST_END \
80 (CONFIG_SYS_MEMTEST_START + (PHYS_SDRAM_SIZE >> 1))
83 #define CONFIG_MXC_UART_BASE UART2_BASE_ADDR
85 /* Monitor Command Prompt */
86 #define CONFIG_SYS_CBSIZE 2048
87 #define CONFIG_SYS_MAXARGS 64
88 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
89 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
90 sizeof(CONFIG_SYS_PROMPT) + 16)
93 #define CONFIG_SYS_FSL_USDHC_NUM 2
94 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
95 #define CONFIG_SYS_MMC_IMG_LOAD_PART 1
98 #define CONFIG_SYS_I2C_SPEED 100000
100 #endif /* __IMX8MM_ICORE_MX8MM_H */