mpc83xx: Get rid of CONFIG_83XX_CLKIN
[platform/kernel/u-boot.git] / include / configs / ids8313.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2013
4  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
5  *
6  * Based on:
7  * Copyright (c) 2011 IDS GmbH, Germany
8  * Sergej Stepanov <ste@ids.de>
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_FSL_ELBC
18
19 #define CONFIG_BOOT_RETRY_TIME          900
20 #define CONFIG_BOOT_RETRY_MIN           30
21 #define CONFIG_RESET_TO_RETRY
22
23 #define CONFIG_SYS_IMMR         0xF0000000
24
25 #define CONFIG_SYS_ACR_PIPE_DEP 3       /* Arbiter pipeline depth (0-3) */
26 #define CONFIG_SYS_ACR_RPTCNT           3       /* Arbiter repeat count (0-7) */
27
28 /*
29  * Hardware Reset Configuration Word
30  * if CLKIN is 66.000MHz, then
31  * CSB = 132MHz, CORE = 264MHz, DDRC = 264MHz, LBC = 132MHz
32  */
33 #define CONFIG_SYS_HRCW_LOW (0x20000000 /* reserved, must be set */ |\
34                              HRCWL_DDR_TO_SCB_CLK_2X1 |\
35                              HRCWL_CSB_TO_CLKIN_2X1 |\
36                              HRCWL_CORE_TO_CSB_2X1)
37
38 #define CONFIG_SYS_HRCW_HIGH    (HRCWH_PCI_HOST |\
39                                  HRCWH_CORE_ENABLE |\
40                                  HRCWH_FROM_0XFFF00100 |\
41                                  HRCWH_BOOTSEQ_DISABLE |\
42                                  HRCWH_SW_WATCHDOG_DISABLE |\
43                                  HRCWH_ROM_LOC_LOCAL_8BIT |\
44                                  HRCWH_RL_EXT_LEGACY |\
45                                  HRCWH_TSEC1M_IN_MII |\
46                                  HRCWH_TSEC2M_IN_MII |\
47                                  HRCWH_BIG_ENDIAN)
48
49 #define CONFIG_SYS_SICRH        0x00000000
50 #define CONFIG_SYS_SICRL        (SICRL_LBC | SICRL_SPI_D)
51
52 #define CONFIG_HWCONFIG
53
54 #define CONFIG_SYS_HID0_INIT    0x000000000
55 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK |\
56                                  HID0_ENABLE_INSTRUCTION_CACHE |\
57                                  HID0_DISABLE_DYNAMIC_POWER_MANAGMENT)
58
59 #define CONFIG_SYS_HID2 (HID2_HBE | 0x00020000)
60
61 /*
62  * Definitions for initial stack pointer and data area (in DCACHE )
63  */
64 #define CONFIG_SYS_INIT_RAM_LOCK
65 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000
66 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* End of used area in DPRAM */
67 #define CONFIG_SYS_GBL_DATA_SIZE        0x100
68 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
69                                          - CONFIG_SYS_GBL_DATA_SIZE)
70 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
71
72 /*
73  * Local Bus LCRR and LBCR regs
74  */
75 #define CONFIG_SYS_LCRR_EADC            LCRR_EADC_1
76 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
77 #define CONFIG_SYS_LBC_LBCR             (0x00040000 |\
78                                          (0xFF << LBCR_BMT_SHIFT) |\
79                                          0xF)
80
81 #define CONFIG_SYS_LBC_MRTPR            0x20000000
82
83 /*
84  * Internal Definitions
85  */
86 /*
87  * DDR Setup
88  */
89 #define CONFIG_SYS_DDR_BASE             0x00000000
90 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
91 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
92
93 /*
94  * Manually set up DDR parameters,
95  * as this board has not the SPD connected to I2C.
96  */
97 #define CONFIG_SYS_DDR_SIZE             256             /* MB */
98 #define CONFIG_SYS_DDR_CONFIG           (CSCONFIG_EN |\
99                                          0x00010000 |\
100                                          CSCONFIG_ROW_BIT_13 |\
101                                          CSCONFIG_COL_BIT_10)
102
103 #define CONFIG_SYS_DDR_CONFIG_256       (CONFIG_SYS_DDR_CONFIG | \
104                                          CSCONFIG_BANK_BIT_3)
105
106 #define CONFIG_SYS_DDR_TIMING_3 (1 << 16)       /* ext refrec */
107 #define CONFIG_SYS_DDR_TIMING_0 ((3 << TIMING_CFG0_RWT_SHIFT) |\
108                                 (3 << TIMING_CFG0_WRT_SHIFT) |\
109                                 (3 << TIMING_CFG0_RRT_SHIFT) |\
110                                 (3 << TIMING_CFG0_WWT_SHIFT) |\
111                                 (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\
112                                 (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\
113                                 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
114                                 (2 << TIMING_CFG0_MRS_CYC_SHIFT))
115 #define CONFIG_SYS_DDR_TIMING_1 ((4 << TIMING_CFG1_PRETOACT_SHIFT) |\
116                                 (12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\
117                                 (4 << TIMING_CFG1_ACTTORW_SHIFT) |\
118                                 (7 << TIMING_CFG1_CASLAT_SHIFT) |\
119                                 (4 << TIMING_CFG1_REFREC_SHIFT) |\
120                                 (4 << TIMING_CFG1_WRREC_SHIFT) |\
121                                 (2 << TIMING_CFG1_ACTTOACT_SHIFT) |\
122                                 (2 << TIMING_CFG1_WRTORD_SHIFT))
123 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\
124                                 (5 << TIMING_CFG2_CPO_SHIFT) |\
125                                 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\
126                                 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\
127                                 (0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\
128                                 (1 << TIMING_CFG2_CKE_PLS_SHIFT) |\
129                                 (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
130
131 #define CONFIG_SYS_DDR_INTERVAL ((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\
132                                 (0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
133
134 #define CONFIG_SYS_SDRAM_CFG            (SDRAM_CFG_SREN |\
135                                          SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\
136                                          SDRAM_CFG_DBW_32 |\
137                                          SDRAM_CFG_SDRAM_TYPE_DDR2)
138
139 #define CONFIG_SYS_SDRAM_CFG2           0x00401000
140 #define CONFIG_SYS_DDR_MODE             ((0x0448 << SDRAM_MODE_ESD_SHIFT) |\
141                                          (0x0242 << SDRAM_MODE_SD_SHIFT))
142 #define CONFIG_SYS_DDR_MODE_2           0x00000000
143 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075
144 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN |\
145                                          DDRCDR_PZ_NOMZ |\
146                                          DDRCDR_NZ_NOMZ |\
147                                          DDRCDR_ODT |\
148                                          DDRCDR_M_ODR |\
149                                          DDRCDR_Q_DRN)
150
151 /*
152  * on-board devices
153  */
154 #define CONFIG_TSEC1
155 #define CONFIG_TSEC2
156
157 /*
158  * NOR FLASH setup
159  */
160 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_8BIT
161 #define CONFIG_FLASH_SHOW_PROGRESS      50
162
163 #define CONFIG_SYS_FLASH_BASE           0xFF800000
164 #define CONFIG_SYS_FLASH_SIZE           8
165
166 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
167 #define CONFIG_SYS_LBLAWAR0_PRELIM      0x80000016
168
169 #define CONFIG_SYS_BR0_PRELIM           (CONFIG_SYS_FLASH_BASE |\
170                                          BR_PS_8 |\
171                                          BR_MS_GPCM |\
172                                          BR_V)
173
174 #define CONFIG_SYS_OR0_PRELIM           (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
175                                          OR_GPCM_SCY_10 |\
176                                          OR_GPCM_EHTR |\
177                                          OR_GPCM_TRLX |\
178                                          OR_GPCM_CSNT |\
179                                          OR_GPCM_EAD)
180 #define CONFIG_SYS_MAX_FLASH_BANKS      1
181 #define CONFIG_SYS_MAX_FLASH_SECT       128
182
183 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000
184 #define CONFIG_SYS_FLASH_WRITE_TOUT     500
185
186 /*
187  * NAND FLASH setup
188  */
189 #define CONFIG_SYS_NAND_BASE            0xE1000000
190 #define CONFIG_SYS_MAX_NAND_DEVICE      1
191 #define CONFIG_SYS_NAND_MAX_CHIPS       1
192 #define CONFIG_NAND_FSL_ELBC
193 #define CONFIG_SYS_NAND_PAGE_SIZE       (2048)
194 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 << 10)
195 #define NAND_CACHE_PAGES                64
196
197 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_NAND_BASE
198 #define CONFIG_SYS_LBLAWAR1_PRELIM      0x8000000E
199 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
200 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM  CONFIG_SYS_LBLAWAR1_PRELIM
201
202 #define CONFIG_SYS_BR1_PRELIM   ((CONFIG_SYS_NAND_BASE) |\
203                                  (2<<BR_DECC_SHIFT) |\
204                                  BR_PS_8 |\
205                                  BR_MS_FCM |\
206                                  BR_V)
207
208 #define CONFIG_SYS_OR1_PRELIM   (0xFFFF8000 |\
209                                  OR_FCM_PGS |\
210                                  OR_FCM_CSCT |\
211                                  OR_FCM_CST |\
212                                  OR_FCM_CHT |\
213                                  OR_FCM_SCY_4 |\
214                                  OR_FCM_TRLX |\
215                                  OR_FCM_EHTR |\
216                                  OR_FCM_RST)
217
218 /*
219  * MRAM setup
220  */
221 #define CONFIG_SYS_MRAM_BASE            0xE2000000
222 #define CONFIG_SYS_MRAM_SIZE            0x20000 /* 128 Kb */
223 #define CONFIG_SYS_LBLAWBAR2_PRELIM     CONFIG_SYS_MRAM_BASE
224 #define CONFIG_SYS_LBLAWAR2_PRELIM      0x80000010      /* 128 Kb  */
225
226 #define CONFIG_SYS_OR_TIMING_MRAM
227
228 #define CONFIG_SYS_BR2_PRELIM           (CONFIG_SYS_MRAM_BASE |\
229                                          BR_PS_8 |\
230                                          BR_MS_GPCM |\
231                                          BR_V)
232
233 #define CONFIG_SYS_OR2_PRELIM           0xFFFE0C74
234
235 /*
236  * CPLD setup
237  */
238 #define CONFIG_SYS_CPLD_BASE            0xE3000000
239 #define CONFIG_SYS_CPLD_SIZE            0x8000
240 #define CONFIG_SYS_LBLAWBAR3_PRELIM     CONFIG_SYS_CPLD_BASE
241 #define CONFIG_SYS_LBLAWAR3_PRELIM      0x8000000E
242
243 #define CONFIG_SYS_OR_TIMING_MRAM
244
245 #define CONFIG_SYS_BR3_PRELIM           (CONFIG_SYS_CPLD_BASE |\
246                                          BR_PS_8 |\
247                                          BR_MS_GPCM |\
248                                          BR_V)
249
250 #define CONFIG_SYS_OR3_PRELIM           0xFFFF8814
251
252 /*
253  * HW-Watchdog
254  */
255 #define CONFIG_WATCHDOG         1
256 #define CONFIG_SYS_WATCHDOG_VALUE       0xFFFF
257
258 /*
259  * I2C setup
260  */
261 #define CONFIG_SYS_I2C
262 #define CONFIG_SYS_I2C_FSL
263 #define CONFIG_SYS_FSL_I2C_SPEED        400000
264 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
265 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3100
266 #define CONFIG_RTC_PCF8563
267 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
268
269 /*
270  * Ethernet setup
271  */
272 #ifdef CONFIG_TSEC1
273 #define CONFIG_HAS_ETH0
274 #define CONFIG_TSEC1_NAME               "TSEC0"
275 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
276 #define TSEC1_PHY_ADDR                  0x1
277 #define TSEC1_FLAGS                     TSEC_GIGABIT
278 #define TSEC1_PHYIDX                    0
279 #endif
280
281 #ifdef CONFIG_TSEC2
282 #define CONFIG_HAS_ETH1
283 #define CONFIG_TSEC2_NAME               "TSEC1"
284 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
285 #define TSEC2_PHY_ADDR                  0x3
286 #define TSEC2_FLAGS                     TSEC_GIGABIT
287 #define TSEC2_PHYIDX                    0
288 #endif
289 #define CONFIG_ETHPRIME         "TSEC1"
290
291 /*
292  * Serial Port
293  */
294 #define CONFIG_SYS_NS16550_SERIAL
295 #define CONFIG_SYS_NS16550_REG_SIZE     1
296
297 #define CONFIG_SYS_BAUDRATE_TABLE       \
298         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
299 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
300 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
301 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0))
302
303 #define CONFIG_HAS_FSL_DR_USB
304 #define CONFIG_SYS_SCCR_USBDRCM 3
305
306 /*
307  * BAT's
308  */
309 #define CONFIG_HIGH_BATS
310
311 /* DDR @ 0x00000000 */
312 #define CONFIG_SYS_IBAT0L               (CONFIG_SYS_SDRAM_BASE |\
313                                          BATL_PP_10)
314 #define CONFIG_SYS_IBAT0U               (CONFIG_SYS_SDRAM_BASE |\
315                                          BATU_BL_256M |\
316                                          BATU_VS |\
317                                          BATU_VP)
318 #define CONFIG_SYS_DBAT0L               CONFIG_SYS_IBAT0L
319 #define CONFIG_SYS_DBAT0U               CONFIG_SYS_IBAT0U
320
321 /* Initial RAM @ 0xFD000000 */
322 #define CONFIG_SYS_IBAT1L               (CONFIG_SYS_INIT_RAM_ADDR |\
323                                          BATL_PP_10 |\
324                                          BATL_GUARDEDSTORAGE)
325 #define CONFIG_SYS_IBAT1U               (CONFIG_SYS_INIT_RAM_ADDR |\
326                                          BATU_BL_256K |\
327                                          BATU_VS |\
328                                          BATU_VP)
329 #define CONFIG_SYS_DBAT1L               CONFIG_SYS_IBAT1L
330 #define CONFIG_SYS_DBAT1U               CONFIG_SYS_IBAT1U
331
332 /* FLASH @ 0xFF800000 */
333 #define CONFIG_SYS_IBAT2L               (CONFIG_SYS_FLASH_BASE |\
334                                          BATL_PP_10 |\
335                                          BATL_GUARDEDSTORAGE)
336 #define CONFIG_SYS_IBAT2U               (CONFIG_SYS_FLASH_BASE |\
337                                          BATU_BL_8M |\
338                                          BATU_VS |\
339                                          BATU_VP)
340 #define CONFIG_SYS_DBAT2L               (CONFIG_SYS_FLASH_BASE |\
341                                          BATL_PP_10 |\
342                                          BATL_CACHEINHIBIT |\
343                                          BATL_GUARDEDSTORAGE)
344 #define CONFIG_SYS_DBAT2U               CONFIG_SYS_IBAT2U
345
346 #define CONFIG_SYS_IBAT3L               (0)
347 #define CONFIG_SYS_IBAT3U               (0)
348 #define CONFIG_SYS_DBAT3L               CONFIG_SYS_IBAT3L
349 #define CONFIG_SYS_DBAT3U               CONFIG_SYS_IBAT3U
350
351 #define CONFIG_SYS_IBAT4L               (0)
352 #define CONFIG_SYS_IBAT4U               (0)
353 #define CONFIG_SYS_DBAT4L               CONFIG_SYS_IBAT4L
354 #define CONFIG_SYS_DBAT4U               CONFIG_SYS_IBAT4U
355
356 /* IMMRBAR @ 0xF0000000 */
357 #define CONFIG_SYS_IBAT5L               (CONFIG_SYS_IMMR |\
358                                          BATL_PP_10 |\
359                                          BATL_CACHEINHIBIT |\
360                                          BATL_GUARDEDSTORAGE)
361 #define CONFIG_SYS_IBAT5U               (CONFIG_SYS_IMMR |\
362                                          BATU_BL_128M |\
363                                          BATU_VS |\
364                                          BATU_VP)
365 #define CONFIG_SYS_DBAT5L               CONFIG_SYS_IBAT5L
366 #define CONFIG_SYS_DBAT5U               CONFIG_SYS_IBAT5U
367
368 /* NAND-Flash @ 0xE1000000, MRAM @ 0xE2000000, CPLD @ 0xE3000000 */
369 #define CONFIG_SYS_IBAT6L               (0xE0000000 |\
370                                          BATL_PP_10 |\
371                                          BATL_GUARDEDSTORAGE)
372 #define CONFIG_SYS_IBAT6U               (0xE0000000 |\
373                                          BATU_BL_256M |\
374                                          BATU_VS |\
375                                          BATU_VP)
376 #define CONFIG_SYS_DBAT6L               CONFIG_SYS_IBAT6L
377 #define CONFIG_SYS_DBAT6U               CONFIG_SYS_IBAT6U
378
379 #define CONFIG_SYS_IBAT7L               (0)
380 #define CONFIG_SYS_IBAT7U               (0)
381 #define CONFIG_SYS_DBAT7L               CONFIG_SYS_IBAT7L
382 #define CONFIG_SYS_DBAT7U               CONFIG_SYS_IBAT7U
383
384 /*
385  * U-Boot environment setup
386  */
387 #define CONFIG_BOOTP_BOOTFILESIZE
388
389 /*
390  * The reserved memory
391  */
392 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
393 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
394 #define CONFIG_SYS_MALLOC_LEN           (8 * 1024 * 1024)
395
396 /*
397  * Environment Configuration
398  */
399 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE \
400                                 + CONFIG_SYS_MONITOR_LEN)
401 #define CONFIG_ENV_SIZE         0x20000
402 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
403 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
404
405 #define CONFIG_NETDEV                   eth1
406 #define CONFIG_HOSTNAME         "ids8313"
407 #define CONFIG_ROOTPATH         "/opt/eldk-4.2/ppc_6xx"
408 #define CONFIG_BOOTFILE         "ids8313/uImage"
409 #define CONFIG_UBOOTPATH                "ids8313/u-boot.bin"
410 #define CONFIG_FDTFILE                  "ids8313/ids8313.dtb"
411 #define CONFIG_LOADADDR         0x400000
412 #define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo"
413
414 /* Initial Memory map for Linux*/
415 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
416
417 /*
418  * Miscellaneous configurable options
419  */
420 #define CONFIG_SYS_CBSIZE               1024
421 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
422
423 #define CONFIG_SYS_MEMTEST_START        0x00001000
424 #define CONFIG_SYS_MEMTEST_END          0x00C00000
425
426 #define CONFIG_SYS_LOAD_ADDR            0x100000
427 #define CONFIG_LOADS_ECHO
428 #define CONFIG_TIMESTAMP
429 #define CONFIG_PREBOOT                  "echo;" \
430                                         "echo Type \\\"run nfsboot\\\" " \
431                                         "to mount root filesystem over NFS;echo"
432 #define CONFIG_BOOTCOMMAND              "run boot_cramfs"
433 #undef  CONFIG_SYS_LOADS_BAUD_CHANGE
434
435 #define CONFIG_JFFS2_NAND
436 #define CONFIG_JFFS2_DEV                "0"
437
438 /* mtdparts command line support */
439
440 #define CONFIG_EXTRA_ENV_SETTINGS \
441         "netdev=" __stringify(CONFIG_NETDEV) "\0"                       \
442         "ethprime=TSEC1\0"                                              \
443         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
444         "tftpflash=tftpboot ${loadaddr} ${uboot}; "                     \
445                 "protect off " __stringify(CONFIG_SYS_TEXT_BASE)        \
446                 " +${filesize}; "                                       \
447                 "erase " __stringify(CONFIG_SYS_TEXT_BASE)              \
448                 " +${filesize}; "                                       \
449                 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)   \
450                 " ${filesize}; "                                        \
451                 "protect on " __stringify(CONFIG_SYS_TEXT_BASE)         \
452                 " +${filesize}; "                                       \
453                 "cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)  \
454                 " ${filesize}\0"                                        \
455         "console=ttyS0\0"                                               \
456         "fdtaddr=0x780000\0"                                            \
457         "kernel_addr=ff800000\0"                                        \
458         "fdtfile=" __stringify(CONFIG_FDTFILE) "\0"                     \
459         "setbootargs=setenv bootargs "                                  \
460                 "root=${rootdev} rw console=${console},"                \
461                         "${baudrate} ${othbootargs}\0"                  \
462         "setipargs=setenv bootargs root=${rootdev} rw "                 \
463                         "nfsroot=${serverip}:${rootpath} "              \
464                         "ip=${ipaddr}:${serverip}:${gatewayip}:"        \
465                         "${netmask}:${hostname}:${netdev}:off "         \
466                         "console=${console},${baudrate} ${othbootargs}\0" \
467         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
468         "mtdids=" CONFIG_MTDIDS_DEFAULT "\0"                                    \
469         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"                                \
470         "\0"
471
472 #define CONFIG_NFSBOOTCOMMAND                                           \
473         "setenv rootdev /dev/nfs;"                                      \
474         "run setipargs;run addmtd;"                                     \
475         "tftp ${loadaddr} ${bootfile};"                         \
476         "tftp ${fdtaddr} ${fdtfile};"                                   \
477         "fdt addr ${fdtaddr};"                                          \
478         "bootm ${loadaddr} - ${fdtaddr}"
479
480 /* UBI Support */
481
482 #endif  /* __CONFIG_H */