mpc83xx: Migrate arbiter config to Kconfig
[platform/kernel/u-boot.git] / include / configs / ids8313.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2013
4  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
5  *
6  * Based on:
7  * Copyright (c) 2011 IDS GmbH, Germany
8  * Sergej Stepanov <ste@ids.de>
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_FSL_ELBC
18
19 #define CONFIG_BOOT_RETRY_TIME          900
20 #define CONFIG_BOOT_RETRY_MIN           30
21 #define CONFIG_RESET_TO_RETRY
22
23 #define CONFIG_SYS_SICRH        0x00000000
24 #define CONFIG_SYS_SICRL        (SICRL_LBC | SICRL_SPI_D)
25
26 #define CONFIG_HWCONFIG
27
28 /*
29  * Definitions for initial stack pointer and data area (in DCACHE )
30  */
31 #define CONFIG_SYS_INIT_RAM_LOCK
32 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000
33 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* End of used area in DPRAM */
34 #define CONFIG_SYS_GBL_DATA_SIZE        0x100
35 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
36                                          - CONFIG_SYS_GBL_DATA_SIZE)
37 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
38
39 /*
40  * Local Bus LCRR and LBCR regs
41  */
42 #define CONFIG_SYS_LCRR_EADC            LCRR_EADC_1
43 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
44 #define CONFIG_SYS_LBC_LBCR             (0x00040000 |\
45                                          (0xFF << LBCR_BMT_SHIFT) |\
46                                          0xF)
47
48 #define CONFIG_SYS_LBC_MRTPR            0x20000000
49
50 /*
51  * Internal Definitions
52  */
53 /*
54  * DDR Setup
55  */
56 #define CONFIG_SYS_DDR_BASE             0x00000000
57 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
58 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
59
60 /*
61  * Manually set up DDR parameters,
62  * as this board has not the SPD connected to I2C.
63  */
64 #define CONFIG_SYS_DDR_SIZE             256             /* MB */
65 #define CONFIG_SYS_DDR_CONFIG           (CSCONFIG_EN |\
66                                          0x00010000 |\
67                                          CSCONFIG_ROW_BIT_13 |\
68                                          CSCONFIG_COL_BIT_10)
69
70 #define CONFIG_SYS_DDR_CONFIG_256       (CONFIG_SYS_DDR_CONFIG | \
71                                          CSCONFIG_BANK_BIT_3)
72
73 #define CONFIG_SYS_DDR_TIMING_3 (1 << 16)       /* ext refrec */
74 #define CONFIG_SYS_DDR_TIMING_0 ((3 << TIMING_CFG0_RWT_SHIFT) |\
75                                 (3 << TIMING_CFG0_WRT_SHIFT) |\
76                                 (3 << TIMING_CFG0_RRT_SHIFT) |\
77                                 (3 << TIMING_CFG0_WWT_SHIFT) |\
78                                 (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\
79                                 (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\
80                                 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
81                                 (2 << TIMING_CFG0_MRS_CYC_SHIFT))
82 #define CONFIG_SYS_DDR_TIMING_1 ((4 << TIMING_CFG1_PRETOACT_SHIFT) |\
83                                 (12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\
84                                 (4 << TIMING_CFG1_ACTTORW_SHIFT) |\
85                                 (7 << TIMING_CFG1_CASLAT_SHIFT) |\
86                                 (4 << TIMING_CFG1_REFREC_SHIFT) |\
87                                 (4 << TIMING_CFG1_WRREC_SHIFT) |\
88                                 (2 << TIMING_CFG1_ACTTOACT_SHIFT) |\
89                                 (2 << TIMING_CFG1_WRTORD_SHIFT))
90 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\
91                                 (5 << TIMING_CFG2_CPO_SHIFT) |\
92                                 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\
93                                 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\
94                                 (0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\
95                                 (1 << TIMING_CFG2_CKE_PLS_SHIFT) |\
96                                 (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
97
98 #define CONFIG_SYS_DDR_INTERVAL ((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\
99                                 (0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
100
101 #define CONFIG_SYS_SDRAM_CFG            (SDRAM_CFG_SREN |\
102                                          SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\
103                                          SDRAM_CFG_DBW_32 |\
104                                          SDRAM_CFG_SDRAM_TYPE_DDR2)
105
106 #define CONFIG_SYS_SDRAM_CFG2           0x00401000
107 #define CONFIG_SYS_DDR_MODE             ((0x0448 << SDRAM_MODE_ESD_SHIFT) |\
108                                          (0x0242 << SDRAM_MODE_SD_SHIFT))
109 #define CONFIG_SYS_DDR_MODE_2           0x00000000
110 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075
111 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN |\
112                                          DDRCDR_PZ_NOMZ |\
113                                          DDRCDR_NZ_NOMZ |\
114                                          DDRCDR_ODT |\
115                                          DDRCDR_M_ODR |\
116                                          DDRCDR_Q_DRN)
117
118 /*
119  * on-board devices
120  */
121 #define CONFIG_TSEC1
122 #define CONFIG_TSEC2
123
124 /*
125  * NOR FLASH setup
126  */
127 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_8BIT
128 #define CONFIG_FLASH_SHOW_PROGRESS      50
129
130 #define CONFIG_SYS_FLASH_BASE           0xFF800000
131 #define CONFIG_SYS_FLASH_SIZE           8
132
133
134 #define CONFIG_SYS_MAX_FLASH_BANKS      1
135 #define CONFIG_SYS_MAX_FLASH_SECT       128
136
137 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000
138 #define CONFIG_SYS_FLASH_WRITE_TOUT     500
139
140 /*
141  * NAND FLASH setup
142  */
143 #define CONFIG_SYS_NAND_BASE            0xE1000000
144 #define CONFIG_SYS_MAX_NAND_DEVICE      1
145 #define CONFIG_SYS_NAND_MAX_CHIPS       1
146 #define CONFIG_NAND_FSL_ELBC
147 #define CONFIG_SYS_NAND_PAGE_SIZE       (2048)
148 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 << 10)
149 #define NAND_CACHE_PAGES                64
150
151
152 /*
153  * MRAM setup
154  */
155 #define CONFIG_SYS_MRAM_BASE            0xE2000000
156 #define CONFIG_SYS_MRAM_SIZE            0x20000 /* 128 Kb */
157
158 #define CONFIG_SYS_OR_TIMING_MRAM
159
160
161 /*
162  * CPLD setup
163  */
164 #define CONFIG_SYS_CPLD_BASE            0xE3000000
165 #define CONFIG_SYS_CPLD_SIZE            0x8000
166
167 #define CONFIG_SYS_OR_TIMING_MRAM
168
169
170 /*
171  * HW-Watchdog
172  */
173 #define CONFIG_WATCHDOG         1
174 #define CONFIG_SYS_WATCHDOG_VALUE       0xFFFF
175
176 /*
177  * I2C setup
178  */
179 #define CONFIG_SYS_I2C
180 #define CONFIG_SYS_I2C_FSL
181 #define CONFIG_SYS_FSL_I2C_SPEED        400000
182 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
183 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3100
184 #define CONFIG_RTC_PCF8563
185 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
186
187 /*
188  * Ethernet setup
189  */
190 #ifdef CONFIG_TSEC1
191 #define CONFIG_HAS_ETH0
192 #define CONFIG_TSEC1_NAME               "TSEC0"
193 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
194 #define TSEC1_PHY_ADDR                  0x1
195 #define TSEC1_FLAGS                     TSEC_GIGABIT
196 #define TSEC1_PHYIDX                    0
197 #endif
198
199 #ifdef CONFIG_TSEC2
200 #define CONFIG_HAS_ETH1
201 #define CONFIG_TSEC2_NAME               "TSEC1"
202 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
203 #define TSEC2_PHY_ADDR                  0x3
204 #define TSEC2_FLAGS                     TSEC_GIGABIT
205 #define TSEC2_PHYIDX                    0
206 #endif
207 #define CONFIG_ETHPRIME         "TSEC1"
208
209 /*
210  * Serial Port
211  */
212 #define CONFIG_SYS_NS16550_SERIAL
213 #define CONFIG_SYS_NS16550_REG_SIZE     1
214
215 #define CONFIG_SYS_BAUDRATE_TABLE       \
216         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
217 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
218 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
219 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0))
220
221 #define CONFIG_HAS_FSL_DR_USB
222 #define CONFIG_SYS_SCCR_USBDRCM 3
223
224 /*
225  * U-Boot environment setup
226  */
227 #define CONFIG_BOOTP_BOOTFILESIZE
228
229 /*
230  * The reserved memory
231  */
232 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
233 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
234 #define CONFIG_SYS_MALLOC_LEN           (8 * 1024 * 1024)
235
236 /*
237  * Environment Configuration
238  */
239 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE \
240                                 + CONFIG_SYS_MONITOR_LEN)
241 #define CONFIG_ENV_SIZE         0x20000
242 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
243 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
244
245 #define CONFIG_NETDEV                   eth1
246 #define CONFIG_HOSTNAME         "ids8313"
247 #define CONFIG_ROOTPATH         "/opt/eldk-4.2/ppc_6xx"
248 #define CONFIG_BOOTFILE         "ids8313/uImage"
249 #define CONFIG_UBOOTPATH                "ids8313/u-boot.bin"
250 #define CONFIG_FDTFILE                  "ids8313/ids8313.dtb"
251 #define CONFIG_LOADADDR         0x400000
252 #define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo"
253
254 /* Initial Memory map for Linux*/
255 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
256
257 /*
258  * Miscellaneous configurable options
259  */
260 #define CONFIG_SYS_CBSIZE               1024
261 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
262
263 #define CONFIG_SYS_MEMTEST_START        0x00001000
264 #define CONFIG_SYS_MEMTEST_END          0x00C00000
265
266 #define CONFIG_SYS_LOAD_ADDR            0x100000
267 #define CONFIG_LOADS_ECHO
268 #define CONFIG_TIMESTAMP
269 #define CONFIG_PREBOOT                  "echo;" \
270                                         "echo Type \\\"run nfsboot\\\" " \
271                                         "to mount root filesystem over NFS;echo"
272 #define CONFIG_BOOTCOMMAND              "run boot_cramfs"
273 #undef  CONFIG_SYS_LOADS_BAUD_CHANGE
274
275 #define CONFIG_JFFS2_NAND
276 #define CONFIG_JFFS2_DEV                "0"
277
278 /* mtdparts command line support */
279
280 #define CONFIG_EXTRA_ENV_SETTINGS \
281         "netdev=" __stringify(CONFIG_NETDEV) "\0"                       \
282         "ethprime=TSEC1\0"                                              \
283         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
284         "tftpflash=tftpboot ${loadaddr} ${uboot}; "                     \
285                 "protect off " __stringify(CONFIG_SYS_TEXT_BASE)        \
286                 " +${filesize}; "                                       \
287                 "erase " __stringify(CONFIG_SYS_TEXT_BASE)              \
288                 " +${filesize}; "                                       \
289                 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)   \
290                 " ${filesize}; "                                        \
291                 "protect on " __stringify(CONFIG_SYS_TEXT_BASE)         \
292                 " +${filesize}; "                                       \
293                 "cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE)  \
294                 " ${filesize}\0"                                        \
295         "console=ttyS0\0"                                               \
296         "fdtaddr=0x780000\0"                                            \
297         "kernel_addr=ff800000\0"                                        \
298         "fdtfile=" __stringify(CONFIG_FDTFILE) "\0"                     \
299         "setbootargs=setenv bootargs "                                  \
300                 "root=${rootdev} rw console=${console},"                \
301                         "${baudrate} ${othbootargs}\0"                  \
302         "setipargs=setenv bootargs root=${rootdev} rw "                 \
303                         "nfsroot=${serverip}:${rootpath} "              \
304                         "ip=${ipaddr}:${serverip}:${gatewayip}:"        \
305                         "${netmask}:${hostname}:${netdev}:off "         \
306                         "console=${console},${baudrate} ${othbootargs}\0" \
307         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
308         "mtdids=" CONFIG_MTDIDS_DEFAULT "\0"                                    \
309         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"                                \
310         "\0"
311
312 #define CONFIG_NFSBOOTCOMMAND                                           \
313         "setenv rootdev /dev/nfs;"                                      \
314         "run setipargs;run addmtd;"                                     \
315         "tftp ${loadaddr} ${bootfile};"                         \
316         "tftp ${fdtaddr} ${fdtfile};"                                   \
317         "fdt addr ${fdtaddr};"                                          \
318         "bootm ${loadaddr} - ${fdtaddr}"
319
320 /* UBI Support */
321
322 #endif  /* __CONFIG_H */