1 /* SPDX-License-Identifier: GPL-2.0+ */
4 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
7 * Copyright (c) 2011 IDS GmbH, Germany
8 * Sergej Stepanov <ste@ids.de>
15 * High Level Configuration Options
17 #define CONFIG_MPC831x
18 #define CONFIG_MPC8313
20 #define CONFIG_FSL_ELBC
22 #define CONFIG_BOOT_RETRY_TIME 900
23 #define CONFIG_BOOT_RETRY_MIN 30
24 #define CONFIG_RESET_TO_RETRY
26 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
27 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
29 #define CONFIG_SYS_IMMR 0xF0000000
31 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
32 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
35 * Hardware Reset Configuration Word
36 * if CLKIN is 66.000MHz, then
37 * CSB = 132MHz, CORE = 264MHz, DDRC = 264MHz, LBC = 132MHz
39 #define CONFIG_SYS_HRCW_LOW (0x20000000 /* reserved, must be set */ |\
40 HRCWL_DDR_TO_SCB_CLK_2X1 |\
41 HRCWL_CSB_TO_CLKIN_2X1 |\
42 HRCWL_CORE_TO_CSB_2X1)
44 #define CONFIG_SYS_HRCW_HIGH (HRCWH_PCI_HOST |\
46 HRCWH_FROM_0XFFF00100 |\
47 HRCWH_BOOTSEQ_DISABLE |\
48 HRCWH_SW_WATCHDOG_DISABLE |\
49 HRCWH_ROM_LOC_LOCAL_8BIT |\
50 HRCWH_RL_EXT_LEGACY |\
51 HRCWH_TSEC1M_IN_MII |\
52 HRCWH_TSEC2M_IN_MII |\
55 #define CONFIG_SYS_SICRH 0x00000000
56 #define CONFIG_SYS_SICRL (SICRL_LBC | SICRL_SPI_D)
58 #define CONFIG_HWCONFIG
60 #define CONFIG_SYS_HID0_INIT 0x000000000
61 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK |\
62 HID0_ENABLE_INSTRUCTION_CACHE |\
63 HID0_DISABLE_DYNAMIC_POWER_MANAGMENT)
65 #define CONFIG_SYS_HID2 (HID2_HBE | 0x00020000)
68 * Definitions for initial stack pointer and data area (in DCACHE )
70 #define CONFIG_SYS_INIT_RAM_LOCK
71 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000
72 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* End of used area in DPRAM */
73 #define CONFIG_SYS_GBL_DATA_SIZE 0x100
74 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
75 - CONFIG_SYS_GBL_DATA_SIZE)
76 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
79 * Local Bus LCRR and LBCR regs
81 #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
82 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
83 #define CONFIG_SYS_LBC_LBCR (0x00040000 |\
84 (0xFF << LBCR_BMT_SHIFT) |\
87 #define CONFIG_SYS_LBC_MRTPR 0x20000000
90 * Internal Definitions
95 #define CONFIG_SYS_DDR_BASE 0x00000000
96 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
97 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
100 * Manually set up DDR parameters,
101 * as this board has not the SPD connected to I2C.
103 #define CONFIG_SYS_DDR_SIZE 256 /* MB */
104 #define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN |\
106 CSCONFIG_ROW_BIT_13 |\
109 #define CONFIG_SYS_DDR_CONFIG_256 (CONFIG_SYS_DDR_CONFIG | \
112 #define CONFIG_SYS_DDR_TIMING_3 (1 << 16) /* ext refrec */
113 #define CONFIG_SYS_DDR_TIMING_0 ((3 << TIMING_CFG0_RWT_SHIFT) |\
114 (3 << TIMING_CFG0_WRT_SHIFT) |\
115 (3 << TIMING_CFG0_RRT_SHIFT) |\
116 (3 << TIMING_CFG0_WWT_SHIFT) |\
117 (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) |\
118 (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) |\
119 (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) | \
120 (2 << TIMING_CFG0_MRS_CYC_SHIFT))
121 #define CONFIG_SYS_DDR_TIMING_1 ((4 << TIMING_CFG1_PRETOACT_SHIFT) |\
122 (12 << TIMING_CFG1_ACTTOPRE_SHIFT) |\
123 (4 << TIMING_CFG1_ACTTORW_SHIFT) |\
124 (7 << TIMING_CFG1_CASLAT_SHIFT) |\
125 (4 << TIMING_CFG1_REFREC_SHIFT) |\
126 (4 << TIMING_CFG1_WRREC_SHIFT) |\
127 (2 << TIMING_CFG1_ACTTOACT_SHIFT) |\
128 (2 << TIMING_CFG1_WRTORD_SHIFT))
129 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) |\
130 (5 << TIMING_CFG2_CPO_SHIFT) |\
131 (4 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) |\
132 (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) |\
133 (0 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) |\
134 (1 << TIMING_CFG2_CKE_PLS_SHIFT) |\
135 (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
137 #define CONFIG_SYS_DDR_INTERVAL ((0x800 << SDRAM_INTERVAL_REFINT_SHIFT) |\
138 (0x800 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
140 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN |\
141 SDRAM_CFG_2T_EN | SDRAM_CFG_HSE |\
143 SDRAM_CFG_SDRAM_TYPE_DDR2)
145 #define CONFIG_SYS_SDRAM_CFG2 0x00401000
146 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) |\
147 (0x0242 << SDRAM_MODE_SD_SHIFT))
148 #define CONFIG_SYS_DDR_MODE_2 0x00000000
149 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075
150 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN |\
166 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
167 #define CONFIG_FLASH_SHOW_PROGRESS 50
169 #define CONFIG_SYS_FLASH_BASE 0xFF800000
170 #define CONFIG_SYS_FLASH_SIZE 8
172 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
173 #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016
175 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE |\
180 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
186 #define CONFIG_SYS_MAX_FLASH_BANKS 1
187 #define CONFIG_SYS_MAX_FLASH_SECT 128
189 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000
190 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
195 #define CONFIG_SYS_NAND_BASE 0xE1000000
196 #define CONFIG_SYS_MAX_NAND_DEVICE 1
197 #define CONFIG_SYS_NAND_MAX_CHIPS 1
198 #define CONFIG_NAND_FSL_ELBC
199 #define CONFIG_SYS_NAND_PAGE_SIZE (2048)
200 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
201 #define NAND_CACHE_PAGES 64
203 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
204 #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E
205 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
206 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
208 #define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_NAND_BASE) |\
209 (2<<BR_DECC_SHIFT) |\
214 #define CONFIG_SYS_OR1_PRELIM (0xFFFF8000 |\
227 #define CONFIG_SYS_MRAM_BASE 0xE2000000
228 #define CONFIG_SYS_MRAM_SIZE 0x20000 /* 128 Kb */
229 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_MRAM_BASE
230 #define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000010 /* 128 Kb */
232 #define CONFIG_SYS_OR_TIMING_MRAM
234 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_MRAM_BASE |\
239 #define CONFIG_SYS_OR2_PRELIM 0xFFFE0C74
244 #define CONFIG_SYS_CPLD_BASE 0xE3000000
245 #define CONFIG_SYS_CPLD_SIZE 0x8000
246 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CPLD_BASE
247 #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E
249 #define CONFIG_SYS_OR_TIMING_MRAM
251 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CPLD_BASE |\
256 #define CONFIG_SYS_OR3_PRELIM 0xFFFF8814
261 #define CONFIG_WATCHDOG 1
262 #define CONFIG_SYS_WATCHDOG_VALUE 0xFFFF
267 #define CONFIG_SYS_I2C
268 #define CONFIG_SYS_I2C_FSL
269 #define CONFIG_SYS_FSL_I2C_SPEED 400000
270 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
271 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
272 #define CONFIG_RTC_PCF8563
273 #define CONFIG_SYS_I2C_RTC_ADDR 0x51
279 #define CONFIG_HAS_ETH0
280 #define CONFIG_TSEC1_NAME "TSEC0"
281 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
282 #define TSEC1_PHY_ADDR 0x1
283 #define TSEC1_FLAGS TSEC_GIGABIT
284 #define TSEC1_PHYIDX 0
288 #define CONFIG_HAS_ETH1
289 #define CONFIG_TSEC2_NAME "TSEC1"
290 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
291 #define TSEC2_PHY_ADDR 0x3
292 #define TSEC2_FLAGS TSEC_GIGABIT
293 #define TSEC2_PHYIDX 0
295 #define CONFIG_ETHPRIME "TSEC1"
300 #define CONFIG_SYS_NS16550_SERIAL
301 #define CONFIG_SYS_NS16550_REG_SIZE 1
303 #define CONFIG_SYS_BAUDRATE_TABLE \
304 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
305 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
306 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
307 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
309 #define CONFIG_HAS_FSL_DR_USB
310 #define CONFIG_SYS_SCCR_USBDRCM 3
315 #define CONFIG_HIGH_BATS
317 /* DDR @ 0x00000000 */
318 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE |\
320 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE |\
324 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
325 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
327 /* Initial RAM @ 0xFD000000 */
328 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR |\
331 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR |\
335 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
336 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
338 /* FLASH @ 0xFF800000 */
339 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE |\
342 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE |\
346 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE |\
350 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
352 #define CONFIG_SYS_IBAT3L (0)
353 #define CONFIG_SYS_IBAT3U (0)
354 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
355 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
357 #define CONFIG_SYS_IBAT4L (0)
358 #define CONFIG_SYS_IBAT4U (0)
359 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
360 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
362 /* IMMRBAR @ 0xF0000000 */
363 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR |\
367 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR |\
371 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
372 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
374 /* NAND-Flash @ 0xE1000000, MRAM @ 0xE2000000, CPLD @ 0xE3000000 */
375 #define CONFIG_SYS_IBAT6L (0xE0000000 |\
378 #define CONFIG_SYS_IBAT6U (0xE0000000 |\
382 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
383 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
385 #define CONFIG_SYS_IBAT7L (0)
386 #define CONFIG_SYS_IBAT7U (0)
387 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
388 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
391 * U-Boot environment setup
393 #define CONFIG_BOOTP_BOOTFILESIZE
396 * The reserved memory
398 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
399 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
400 #define CONFIG_SYS_MALLOC_LEN (8 * 1024 * 1024)
403 * Environment Configuration
405 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
406 + CONFIG_SYS_MONITOR_LEN)
407 #define CONFIG_ENV_SIZE 0x20000
408 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SIZE)
409 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
411 #define CONFIG_NETDEV eth1
412 #define CONFIG_HOSTNAME "ids8313"
413 #define CONFIG_ROOTPATH "/opt/eldk-4.2/ppc_6xx"
414 #define CONFIG_BOOTFILE "ids8313/uImage"
415 #define CONFIG_UBOOTPATH "ids8313/u-boot.bin"
416 #define CONFIG_FDTFILE "ids8313/ids8313.dtb"
417 #define CONFIG_LOADADDR 0x400000
418 #define CONFIG_ENV_FLAGS_LIST_STATIC "ethaddr:mo,eth1addr:mo"
420 /* Initial Memory map for Linux*/
421 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
424 * Miscellaneous configurable options
426 #define CONFIG_SYS_CBSIZE 1024
427 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
429 #define CONFIG_SYS_MEMTEST_START 0x00001000
430 #define CONFIG_SYS_MEMTEST_END 0x00C00000
432 #define CONFIG_SYS_LOAD_ADDR 0x100000
433 #define CONFIG_LOADS_ECHO
434 #define CONFIG_TIMESTAMP
435 #define CONFIG_PREBOOT "echo;" \
436 "echo Type \\\"run nfsboot\\\" " \
437 "to mount root filesystem over NFS;echo"
438 #define CONFIG_BOOTCOMMAND "run boot_cramfs"
439 #undef CONFIG_SYS_LOADS_BAUD_CHANGE
441 #define CONFIG_JFFS2_NAND
442 #define CONFIG_JFFS2_DEV "0"
444 /* mtdparts command line support */
446 #define CONFIG_EXTRA_ENV_SETTINGS \
447 "netdev=" __stringify(CONFIG_NETDEV) "\0" \
449 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
450 "tftpflash=tftpboot ${loadaddr} ${uboot}; " \
451 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
453 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
455 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \
457 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
459 "cmp.b ${loadaddr} " __stringify(CONFIG_SYS_TEXT_BASE) \
462 "fdtaddr=0x780000\0" \
463 "kernel_addr=ff800000\0" \
464 "fdtfile=" __stringify(CONFIG_FDTFILE) "\0" \
465 "setbootargs=setenv bootargs " \
466 "root=${rootdev} rw console=${console}," \
467 "${baudrate} ${othbootargs}\0" \
468 "setipargs=setenv bootargs root=${rootdev} rw " \
469 "nfsroot=${serverip}:${rootpath} " \
470 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
471 "${netmask}:${hostname}:${netdev}:off " \
472 "console=${console},${baudrate} ${othbootargs}\0" \
473 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
474 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
475 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
478 #define CONFIG_NFSBOOTCOMMAND \
479 "setenv rootdev /dev/nfs;" \
480 "run setipargs;run addmtd;" \
481 "tftp ${loadaddr} ${bootfile};" \
482 "tftp ${fdtaddr} ${fdtfile};" \
483 "fdt addr ${fdtaddr};" \
484 "bootm ${loadaddr} - ${fdtaddr}"
488 #endif /* __CONFIG_H */