1 /* SPDX-License-Identifier: GPL-2.0+ */
4 * Dirk Eibach, Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
12 * High Level Configuration Options
14 #define CONFIG_E300 1 /* E300 family */
16 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
21 #define CONFIG_FSL_SERDES
22 #define CONFIG_FSL_SERDES1 0xe3000
27 #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
28 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
29 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
36 * Manually set up DDR parameters
37 * consist of one chip NT5TU64M16HG from NANYA
40 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
42 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
43 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
44 | CSCONFIG_ODT_RD_NEVER \
45 | CSCONFIG_ODT_WR_ONLY_CURRENT \
46 | CSCONFIG_BANK_BIT_3 \
47 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
49 #define CONFIG_SYS_DDR_TIMING_3 0
50 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
51 | (0 << TIMING_CFG0_WRT_SHIFT) \
52 | (0 << TIMING_CFG0_RRT_SHIFT) \
53 | (0 << TIMING_CFG0_WWT_SHIFT) \
54 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
55 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
56 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
57 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
59 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
60 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
61 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
62 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
63 | (9 << TIMING_CFG1_REFREC_SHIFT) \
64 | (2 << TIMING_CFG1_WRREC_SHIFT) \
65 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
66 | (2 << TIMING_CFG1_WRTORD_SHIFT))
68 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
69 | (4 << TIMING_CFG2_CPO_SHIFT) \
70 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
71 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
72 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
73 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
74 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
76 #define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
77 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
79 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
80 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
84 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
85 #define CONFIG_SYS_DDR_MODE ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
86 | (0x0242 << SDRAM_MODE_SD_SHIFT))
87 /* ODT 150ohm CL=4, AL=0 on SDRAM */
88 #define CONFIG_SYS_DDR_MODE2 0x00000000
93 #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */
94 #define CONFIG_SYS_MEMTEST_END 0x07f00000
99 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
101 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
102 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
105 * Initial RAM Base Address Setup
107 #define CONFIG_SYS_INIT_RAM_LOCK 1
108 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
109 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
110 #define CONFIG_SYS_GBL_DATA_OFFSET \
111 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
114 * FLASH on the Local Bus
117 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
118 #define CONFIG_FLASH_CFI_LEGACY
119 #define CONFIG_SYS_FLASH_LEGACY_512Kx16
122 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
123 #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is up to 8M */
126 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
127 #define CONFIG_SYS_MAX_FLASH_SECT 135
129 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
130 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
132 #define CONFIG_SYS_FPGA_DONE(k) 0x0010
134 #define CONFIG_SYS_FPGA_COUNT 1
136 #define CONFIG_SYS_MCLINK_MAX 3
138 #define CONFIG_SYS_FPGA_PTR \
139 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
144 #define CONFIG_SYS_NS16550_SERIAL
145 #define CONFIG_SYS_NS16550_REG_SIZE 1
146 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
148 #define CONFIG_SYS_BAUDRATE_TABLE \
149 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
151 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
152 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
154 /* Pass open firmware flat tree */
157 #define CONFIG_SYS_I2C
158 #define CONFIG_SYS_I2C_FSL
159 #define CONFIG_SYS_FSL_I2C_SPEED 400000
160 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
161 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
163 #define CONFIG_PCA953X /* NXP PCA9554 */
164 #define CONFIG_PCA9698 /* NXP PCA9698 */
166 #define CONFIG_SYS_I2C_IHS
167 #define CONFIG_SYS_I2C_IHS_CH0
168 #define CONFIG_SYS_I2C_IHS_SPEED_0 50000
169 #define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
170 #define CONFIG_SYS_I2C_IHS_CH1
171 #define CONFIG_SYS_I2C_IHS_SPEED_1 50000
172 #define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
173 #define CONFIG_SYS_I2C_IHS_CH2
174 #define CONFIG_SYS_I2C_IHS_SPEED_2 50000
175 #define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
176 #define CONFIG_SYS_I2C_IHS_CH3
177 #define CONFIG_SYS_I2C_IHS_SPEED_3 50000
178 #define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
180 #ifdef CONFIG_HRCON_DH
181 #define CONFIG_SYS_I2C_IHS_DUAL
182 #define CONFIG_SYS_I2C_IHS_CH0_1
183 #define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
184 #define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
185 #define CONFIG_SYS_I2C_IHS_CH1_1
186 #define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
187 #define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
188 #define CONFIG_SYS_I2C_IHS_CH2_1
189 #define CONFIG_SYS_I2C_IHS_SPEED_2_1 50000
190 #define CONFIG_SYS_I2C_IHS_SLAVE_2_1 0x7F
191 #define CONFIG_SYS_I2C_IHS_CH3_1
192 #define CONFIG_SYS_I2C_IHS_SPEED_3_1 50000
193 #define CONFIG_SYS_I2C_IHS_SLAVE_3_1 0x7F
197 * Software (bit-bang) I2C driver configuration
199 #define CONFIG_SYS_I2C_SOFT
200 #define CONFIG_SYS_I2C_SOFT_SPEED 50000
201 #define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
202 #define I2C_SOFT_DECLARATIONS2
203 #define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
204 #define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
205 #define I2C_SOFT_DECLARATIONS3
206 #define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
207 #define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
208 #define I2C_SOFT_DECLARATIONS4
209 #define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
210 #define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
211 #define I2C_SOFT_DECLARATIONS5
212 #define CONFIG_SYS_I2C_SOFT_SPEED_5 50000
213 #define CONFIG_SYS_I2C_SOFT_SLAVE_5 0x7F
214 #define I2C_SOFT_DECLARATIONS6
215 #define CONFIG_SYS_I2C_SOFT_SPEED_6 50000
216 #define CONFIG_SYS_I2C_SOFT_SLAVE_6 0x7F
217 #define I2C_SOFT_DECLARATIONS7
218 #define CONFIG_SYS_I2C_SOFT_SPEED_7 50000
219 #define CONFIG_SYS_I2C_SOFT_SLAVE_7 0x7F
220 #define I2C_SOFT_DECLARATIONS8
221 #define CONFIG_SYS_I2C_SOFT_SPEED_8 50000
222 #define CONFIG_SYS_I2C_SOFT_SLAVE_8 0x7F
224 #ifdef CONFIG_HRCON_DH
225 #define I2C_SOFT_DECLARATIONS9
226 #define CONFIG_SYS_I2C_SOFT_SPEED_9 50000
227 #define CONFIG_SYS_I2C_SOFT_SLAVE_9 0x7F
228 #define I2C_SOFT_DECLARATIONS10
229 #define CONFIG_SYS_I2C_SOFT_SPEED_10 50000
230 #define CONFIG_SYS_I2C_SOFT_SLAVE_10 0x7F
231 #define I2C_SOFT_DECLARATIONS11
232 #define CONFIG_SYS_I2C_SOFT_SPEED_11 50000
233 #define CONFIG_SYS_I2C_SOFT_SLAVE_11 0x7F
234 #define I2C_SOFT_DECLARATIONS12
235 #define CONFIG_SYS_I2C_SOFT_SPEED_12 50000
236 #define CONFIG_SYS_I2C_SOFT_SLAVE_12 0x7F
239 #ifdef CONFIG_HRCON_DH
240 #define CONFIG_SYS_ICS8N3QV01_I2C {13, 14, 15, 16, 17, 18, 19, 20}
241 #define CONFIG_SYS_DP501_I2C {1, 3, 5, 7, 2, 4, 6, 8}
242 #define CONFIG_HRCON_FANS { {10, 0x4c}, {11, 0x4c}, \
245 #define CONFIG_SYS_ICS8N3QV01_I2C {9, 10, 11, 12}
246 #define CONFIG_SYS_DP501_I2C {1, 2, 3, 4}
247 #define CONFIG_HRCON_FANS { {6, 0x4c}, {7, 0x4c}, \
252 void fpga_gpio_set(unsigned int bus, int pin);
253 void fpga_gpio_clear(unsigned int bus, int pin);
254 int fpga_gpio_get(unsigned int bus, int pin);
255 void fpga_control_set(unsigned int bus, int pin);
256 void fpga_control_clear(unsigned int bus, int pin);
259 #define I2C_SDA_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
260 #define I2C_SCL_GPIO ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
261 #define I2C_FPGA_IDX (I2C_ADAP_HWNR % 4)
263 #ifdef CONFIG_HRCON_DH
266 if (I2C_ADAP_HWNR > 7) \
267 fpga_control_set(I2C_FPGA_IDX, 0x0004); \
269 fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
272 #define I2C_ACTIVE { }
274 #define I2C_TRISTATE { }
276 (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
277 #define I2C_SDA(bit) \
280 fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
282 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
284 #define I2C_SCL(bit) \
287 fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
289 fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
291 #define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
294 * Software (bit-bang) MII driver configuration
296 #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
297 #define CONFIG_BITBANGMII_MULTI
302 #define CONFIG_SYS_OSD_SCREENS 1
303 #define CONFIG_SYS_DP501_DIFFERENTIAL
304 #define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
306 #ifdef CONFIG_HRCON_DH
307 #define CONFIG_SYS_OSD_DH
312 * Addresses are mapped 1-1.
314 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
315 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
316 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
317 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
318 #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
319 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
320 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
321 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
322 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
324 /* enable PCIE clock */
325 #define CONFIG_SYS_SCCR_PCIEXP1CM 1
327 #define CONFIG_PCI_INDIRECT_BRIDGE
330 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
331 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
336 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
337 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
340 * TSEC ethernet configuration
343 #define CONFIG_TSEC1_NAME "eTSEC0"
344 #define TSEC1_PHY_ADDR 1
345 #define TSEC1_PHYIDX 0
346 #define TSEC1_FLAGS TSEC_GIGABIT
348 /* Options are: eTSEC[0-1] */
349 #define CONFIG_ETHPRIME "eTSEC0"
355 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
356 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
359 * Command line configuration.
363 * Miscellaneous configurable options
365 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
366 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
368 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
370 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
373 * For booting Linux, the board info and command line data
374 * have to be in the first 256 MB of memory, since this is
375 * the maximum mapped by the Linux kernel during initialization.
377 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
380 * Environment Configuration
383 #define CONFIG_ENV_OVERWRITE
385 #if defined(CONFIG_TSEC_ENET)
386 #define CONFIG_HAS_ETH0
389 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
392 #define CONFIG_HOSTNAME "hrcon"
393 #define CONFIG_ROOTPATH "/opt/nfsroot"
394 #define CONFIG_BOOTFILE "uImage"
396 #define CONFIG_EXTRA_ENV_SETTINGS \
398 "consoledev=ttyS1\0" \
399 "u-boot=u-boot.bin\0" \
400 "kernel_addr=1000000\0" \
401 "fdt_addr=C00000\0" \
402 "fdtfile=hrcon.dtb\0" \
403 "load=tftp ${loadaddr} ${u-boot}\0" \
404 "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \
405 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
406 " +${filesize};cp.b ${fileaddr} " \
407 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \
408 "upd=run load update\0" \
410 #define CONFIG_NFSBOOTCOMMAND \
411 "setenv bootargs root=/dev/nfs rw " \
412 "nfsroot=$serverip:$rootpath " \
413 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
414 "console=$consoledev,$baudrate $othbootargs;" \
415 "tftp ${kernel_addr} $bootfile;" \
416 "tftp ${fdt_addr} $fdtfile;" \
417 "bootm ${kernel_addr} - ${fdt_addr}"
419 #define CONFIG_MMCBOOTCOMMAND \
420 "setenv bootargs root=/dev/mmcblk0p3 rw rootwait " \
421 "console=$consoledev,$baudrate $othbootargs;" \
422 "ext2load mmc 0:2 ${kernel_addr} $bootfile;" \
423 "ext2load mmc 0:2 ${fdt_addr} $fdtfile;" \
424 "bootm ${kernel_addr} - ${fdt_addr}"
426 #define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
428 #endif /* __CONFIG_H */