2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * High Level Configuration Options
32 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
33 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
34 #define CONFIG_HMI1001 1 /* HMI1001 board */
36 #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
38 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
39 #define BOOTFLAG_WARM 0x02 /* Software reboot */
41 #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
42 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
43 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
46 #define CONFIG_BOARD_EARLY_INIT_R
49 * Serial console configuration
51 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
52 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
53 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
58 #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
63 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
64 #include <cmd_confdefs.h>
66 #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
68 #if (TEXT_BASE == 0xFFF00000) /* Boot low */
69 # define CFG_LOWBOOT 1
75 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
77 #define CONFIG_PREBOOT "echo;" \
78 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
81 #undef CONFIG_BOOTARGS
83 #define CONFIG_EXTRA_ENV_SETTINGS \
85 "nfsargs=setenv bootargs root=/dev/nfs rw " \
86 "nfsroot=$(serverip):$(rootpath)\0" \
87 "ramargs=setenv bootargs root=/dev/ram rw\0" \
88 "addip=setenv bootargs $(bootargs) " \
89 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
90 ":$(hostname):$(netdev):off panic=1\0" \
91 "flash_nfs=run nfsargs addip;" \
92 "bootm $(kernel_addr)\0" \
93 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
94 "rootpath=/opt/eldk/ppc_82xx\0" \
97 #define CONFIG_BOOTCOMMAND "run net_nfs"
100 * IPB Bus clocking configuration.
102 #undef CFG_IPBSPEED_133 /* define for 133MHz speed */
105 * Flash configuration
107 #define CFG_FLASH_BASE 0xFF800000
109 #define CFG_FLASH_SIZE 0x00800000 /* 8 MByte */
110 #define CFG_MAX_FLASH_SECT 67 /* max num of sects on one chip */
112 #define CFG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
113 #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
115 #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
116 #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
118 #define CFG_FLASH_CFI_DRIVER
119 #define CFG_FLASH_CFI
120 #define CFG_FLASH_EMPTY_INFO
121 #define CFG_FLASH_CFI_AMD_RESET
124 * Environment settings
126 #define CFG_ENV_IS_IN_FLASH 1
127 #define CFG_ENV_SIZE 0x4000
128 #define CFG_ENV_SECT_SIZE 0x20000
129 #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
130 #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
135 #define CFG_MBAR 0xF0000000
136 #define CFG_SDRAM_BASE 0x00000000
137 #define CFG_DEFAULT_MBAR 0x80000000
139 /* Settings for XLB = 132 MHz */
141 #define SDRAM_MODE 0x018D0000
142 #define SDRAM_EMODE 0x40090000
143 #define SDRAM_CONTROL 0x714f0f00
144 #define SDRAM_CONFIG1 0x73722930
145 #define SDRAM_CONFIG2 0x47770000
146 #define SDRAM_TAPDELAY 0x10000000
148 /* Use ON-Chip SRAM until RAM will be available */
149 #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
151 /* preserve space for the post_word at end of on-chip SRAM */
152 #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
154 #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
158 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
159 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
160 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
162 #define CFG_MONITOR_BASE TEXT_BASE
163 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
164 # define CFG_RAMBOOT 1
167 #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
168 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
169 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
172 * Ethernet configuration
174 #define CONFIG_MPC5xxx_FEC 1
175 #define CONFIG_PHY_ADDR 0x00
180 #define CFG_GPS_PORT_CONFIG 0x01051004
185 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
188 * Miscellaneous configurable options
190 #define CFG_LONGHELP /* undef to save memory */
191 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
192 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
193 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
195 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
197 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
198 #define CFG_MAXARGS 16 /* max number of command args */
199 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
201 /* Enable an alternate, more extensive memory test */
202 #define CFG_ALT_MEMTEST
204 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
205 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
207 #define CFG_LOAD_ADDR 0x100000 /* default load address */
209 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
212 * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
213 * which is normally part of the default commands (CFV_CMD_DFL)
218 * Various low-level settings
220 #if defined(CONFIG_MPC5200)
221 #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
222 #define CFG_HID0_FINAL HID0_ICE
224 #define CFG_HID0_INIT 0
225 #define CFG_HID0_FINAL 0
228 #define CFG_BOOTCS_START CFG_FLASH_BASE
229 #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
230 #define CFG_BOOTCS_CFG 0x0004FB00
231 #define CFG_CS0_START CFG_FLASH_BASE
232 #define CFG_CS0_SIZE CFG_FLASH_SIZE
234 /* 8Mbit SRAM @0x80100000 */
235 #define CFG_CS1_START 0x80100000
236 #define CFG_CS1_SIZE 0x00100000
237 #define CFG_CS1_CFG 0x19B00
239 /* FRAM 32Kbyte @0x80700000 */
240 #define CFG_CS2_START 0x80700000
241 #define CFG_CS2_SIZE 0x00008000
242 #define CFG_CS2_CFG 0x19800
244 /* Display H1, Status Inputs, EPLD @0x80600000 */
245 #define CFG_CS3_START 0x80600000
246 #define CFG_CS3_SIZE 0x00000210
247 #define CFG_CS3_CFG 0x9800
249 #define CFG_CS_BURST 0x00000000
250 #define CFG_CS_DEADCYCLE 0x33333333
252 #endif /* __CONFIG_H */