3 * Thomas.Lange@corelatus.se
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * This file contains the configuration parameters for the gth2 board.
31 #define CONFIG_MIPS32 1 /* MIPS32 CPU core */
33 #define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
35 #define CONFIG_SOC_AU1000 1
37 #define CONFIG_MISC_INIT_R 1
39 #define CONFIG_ETHADDR DE:AD:BE:EF:01:02 /* Ethernet address */
41 #define CONFIG_BOOTDELAY 1 /* autoboot after 1 seconds */
43 #define CONFIG_ENV_OVERWRITE 1 /* Allow change of ethernet address */
45 #define CONFIG_BOOT_RETRY_TIME 5 /* Retry boot in 5 secs */
47 #define CONFIG_RESET_TO_RETRY 1 /* If timeout waiting for command, perform a reset */
49 #define CONFIG_BAUDRATE 115200
52 #define CFG_BAUDRATE_TABLE { 115200 }
54 /* Only interrupt boot if space is pressed */
55 /* If a long serial cable is connected but */
56 /* other end is dead, garbage will be read */
57 #define CONFIG_AUTOBOOT_KEYED 1
58 #define CONFIG_AUTOBOOT_PROMPT "Press space to abort autoboot in %d second\n"
59 #define CONFIG_AUTOBOOT_DELAY_STR "d"
60 #define CONFIG_AUTOBOOT_STOP_STR " "
62 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
63 #define CONFIG_BOOTARGS "panic=1"
65 #define CONFIG_EXTRA_ENV_SETTINGS \
66 "addmisc=setenv bootargs $(bootargs) " \
67 "ethaddr=$(ethaddr) \0" \
68 "netboot=bootp;run addmisc;bootm\0" \
71 /* Boot from Compact flash partition 2 as default */
72 #define CONFIG_BOOTCOMMAND "ide reset;disk 0x81000000 0:2;run addmisc;bootm"
78 #define CONFIG_BOOTP_BOOTFILESIZE
79 #define CONFIG_BOOTP_BOOTPATH
80 #define CONFIG_BOOTP_GATEWAY
81 #define CONFIG_BOOTP_HOSTNAME
85 * Command line configuration.
87 #include <config_cmd_default.h>
89 #define CONFIG_CMD_IDE
90 #define CONFIG_CMD_DHCP
94 #undef CONFIG_CMD_FLASH
95 #undef CONFIG_CMD_FPGA
97 #undef CONFIG_CMD_LOADS
98 #undef CONFIG_CMD_LOADB
100 #undef CONFIG_CMD_BDI
101 #undef CONFIG_CMD_BEDBUG
102 #undef CONFIG_CMD_NFS
103 #undef CONFIG_CMD_AUTOSCRIPT
107 * Miscellaneous configurable options
109 #define CFG_LONGHELP /* undef to save memory */
110 #define CFG_PROMPT "GTH2 # " /* Monitor Command Prompt */
111 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
112 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
113 #define CFG_MAXARGS 16 /* max number of command args*/
115 #define CFG_MALLOC_LEN 128*1024
117 #define CFG_BOOTPARAMS_LEN 128*1024
121 #define CFG_MIPS_TIMER_FREQ (CFG_MHZ * 1000000)
125 #define CFG_SDRAM_BASE 0x80000000 /* Cached addr */
127 #define CFG_LOAD_ADDR 0x81000000 /* default load address */
129 #define CFG_MEMTEST_START 0x80100000
130 #define CFG_MEMTEST_END 0x83000000
132 #define CONFIG_HW_WATCHDOG 1
134 /*-----------------------------------------------------------------------
135 * FLASH and environment organization
137 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
138 #define CFG_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
140 #define PHYS_FLASH 0xbfc00000 /* Flash Bank #1 */
142 /* The following #defines are needed to get flash environment right */
143 #define CFG_MONITOR_BASE TEXT_BASE
144 #define CFG_MONITOR_LEN (192 << 10)
146 #define CFG_INIT_SP_OFFSET 0x400000
148 /* We boot from this flash, selected with dip switch */
149 #define CFG_FLASH_BASE PHYS_FLASH
151 /* timeout values are in ticks */
152 #define CFG_FLASH_ERASE_TOUT (2 * CFG_HZ) /* Timeout for Flash Erase */
153 #define CFG_FLASH_WRITE_TOUT (2 * CFG_HZ) /* Timeout for Flash Write */
155 #define CFG_ENV_IS_NOWHERE 1
157 /* Address and size of Primary Environment Sector */
158 #define CFG_ENV_ADDR 0xB0030000
159 #define CFG_ENV_SIZE 0x10000
161 #define CONFIG_FLASH_16BIT
163 #define CONFIG_NR_DRAM_BANKS 2
165 #define CONFIG_NET_MULTI
167 #define CONFIG_MEMSIZE_IN_BYTES
169 /*---ATA PCMCIA ------------------------------------*/
170 #define CFG_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
172 #define CFG_PCMCIA_MEM_ADDR 0x20000000
173 #define CFG_PCMCIA_IO_BASE 0x28000000
174 #define CFG_PCMCIA_ATTR_BASE 0x30000000
176 #define CONFIG_PCMCIA_SLOT_A
178 #define CONFIG_ATAPI 1
179 #define CONFIG_MAC_PARTITION 1
181 /* We run CF in "true ide" mode or a harddrive via pcmcia */
182 #define CONFIG_IDE_PCMCIA 1
184 /* We only support one slot for now */
185 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
186 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
188 #undef CONFIG_IDE_LED /* LED for ide not supported */
189 #undef CONFIG_IDE_RESET /* reset for ide not supported */
191 #define CFG_ATA_IDE0_OFFSET 0
193 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_IO_BASE
195 /* Offset for data I/O */
196 #define CFG_ATA_DATA_OFFSET 0
198 /* Offset for normal register accesses */
199 #define CFG_ATA_REG_OFFSET 0
201 /* Offset for alternate registers */
202 #define CFG_ATA_ALT_OFFSET 0x0200
204 /*-----------------------------------------------------------------------
205 * Cache Configuration
207 #define CFG_DCACHE_SIZE 16384
208 #define CFG_ICACHE_SIZE 16384
209 #define CFG_CACHELINE_SIZE 32
211 #define GPIO_CACONFIG (1<<0)
212 #define GPIO_DPACONFIG (1<<6)
213 #define GPIO_ERESET (1<<11)
214 #define GPIO_EEDQ (1<<17)
215 #define GPIO_WDI (1<<18)
216 #define GPIO_RJ1LY (1<<22)
217 #define GPIO_RJ1LG (1<<23)
218 #define GPIO_LEDCLK (1<<29)
219 #define GPIO_LEDD (1<<30)
220 #define GPIO_CPU_LED (1<<31)
222 #endif /* __CONFIG_H */