1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2015 Timesys Corporation
4 * Copyright (C) 2015 General Electric Company
5 * Copyright (C) 2014 Advantech
6 * Copyright (C) 2012 Freescale Semiconductor, Inc.
8 * Configuration settings for the GE MX6Q Bx50v3 boards.
11 #ifndef __GE_BX50V3_CONFIG_H
12 #define __GE_BX50V3_CONFIG_H
14 #include <asm/arch/imx-regs.h>
15 #include <asm/mach-imx/gpio.h>
17 #define CONFIG_BOARD_NAME "General Electric Bx50v3"
19 #define CONFIG_MXC_UART_BASE UART3_BASE
20 #define CONSOLE_DEV "ttymxc2"
22 #define CONFIG_SUPPORT_EMMC_BOOT
25 #include "mx6_common.h"
26 #include <linux/sizes.h>
28 #define CONFIG_CMDLINE_TAG
29 #define CONFIG_SETUP_MEMORY_TAGS
30 #define CONFIG_INITRD_TAG
31 #define CONFIG_REVISION_TAG
32 #define CONFIG_SYS_MALLOC_LEN (10 * SZ_1M)
34 #define CONFIG_WATCHDOG_TIMEOUT_MSECS 6000
36 #define CONFIG_MXC_UART
38 #define CONFIG_MXC_OCOTP
41 #ifdef CONFIG_CMD_SATA
42 #define CONFIG_SYS_SATA_MAX_DEVICE 1
43 #define CONFIG_DWC_AHSATA_PORT_ID 0
44 #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_ARB_BASE_ADDR
50 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
51 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
52 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
53 #define CONFIG_MXC_USB_FLAGS 0
55 #define CONFIG_USBD_HS
56 #define CONFIG_USB_GADGET_MASS_STORAGE
59 /* Networking Configs */
61 #define CONFIG_FEC_MXC
62 #define IMX_FEC_BASE ENET_BASE_ADDR
63 #define CONFIG_FEC_XCV_TYPE RGMII
64 #define CONFIG_ETHPRIME "FEC"
65 #define CONFIG_FEC_MXC_PHYADDR 4
66 #define CONFIG_PHY_ATHEROS
71 /* allow to overwrite serial and ethaddr */
72 #define CONFIG_ENV_OVERWRITE
74 #define CONFIG_LOADADDR 0x12000000
79 "setenv ipaddr 172.16.2.10; setenv serverip 172.16.2.20; " \
80 "setenv gatewayip 172.16.2.20; setenv nfsserver 172.16.2.20; " \
81 "setenv netmask 255.255.255.0; setenv ethaddr ca:fe:de:ca:f0:11; " \
82 "setenv bootargs root=/dev/nfs nfsroot=${nfsserver}:/srv/nfs/,v3,tcp rw rootwait" \
83 "setenv bootargs $bootargs ip=${ipaddr}:${nfsserver}:${gatewayip}:${netmask}::eth0:off " \
84 "setenv bootargs $bootargs cma=128M bootcause=POR console=${console} ${videoargs} " \
85 "setenv bootargs $bootargs systemd.mask=helix-network-defaults.service " \
86 "setenv bootargs $bootargs watchdog.handle_boot_enabled=1\0" \
88 "run setnetworkboot; " \
89 "nfs ${loadaddr} /srv/nfs/fitImage; " \
90 "bootm ${loadaddr}#conf@${confidx}\0" \
92 #define CONFIG_NETWORKBOOTCOMMAND \
100 #define CONFIG_EXTRA_ENV_SETTINGS \
103 "image=/boot/fitImage\0" \
104 "fdt_high=0xffffffff\0" \
107 "rootdev=mmcblk0p\0" \
108 "quiet=quiet loglevel=0\0" \
109 "console=" CONSOLE_DEV "\0" \
110 "setargs=setenv bootargs root=/dev/${rootdev}${partnum} " \
111 "ro rootwait cma=128M " \
112 "bootcause=${bootcause} " \
113 "${quiet} console=${console} ${rtc_status} " \
114 "${videoargs}" "\0" \
116 "if ext2load ${dev} ${devnum}:5 0x7000A000 /boot/console; " \
117 "then setenv quiet; fi\0" \
119 "ext2load ${dev} ${devnum}:${partnum} 0x7000A000 " \
120 "/boot/bootcause/firstboot\0" \
122 "setexpr partnum 3 - ${partnum}\0" \
124 "bx50_backlight_enable; " \
125 "msg=\"Monitor failed to start. Try again, or contact GE Service for support.\"; " \
127 "setenv stdout vga; " \
128 "echo \"\n\n\n\n \" $msg; " \
129 "setenv stdout serial; " \
130 "mw.b 0x7000A000 0xbc; " \
131 "mw.b 0x7000A001 0x00; " \
132 "ext4write ${dev} ${devnum}:5 0x7000A000 /boot/failures 2\0" \
135 "setenv partnum 1; run hasfirstboot || setenv partnum 2; " \
136 "run hasfirstboot || setenv partnum 0; " \
137 "if test ${partnum} != 0; then " \
138 "setenv bootcause REVERT; " \
139 "run swappartitions loadimage doboot; " \
141 "run failbootcmd\0" \
143 "ext2load ${dev} ${devnum}:${partnum} ${loadaddr} ${image}\0" \
145 "echo Booting from ${dev}:${devnum}:${partnum} ...; " \
147 "bootm ${loadaddr}#conf@${confidx}\0" \
149 "setenv partnum 1; run hasfirstboot || setenv partnum 2; " \
150 "run loadimage || run swappartitions && run loadimage || " \
151 "setenv partnum 0 && echo MISSING IMAGE;" \
153 "run failbootcmd\0" \
155 #define CONFIG_MMCBOOTCOMMAND \
156 "if mmc dev ${devnum}; then " \
161 #define CONFIG_USBBOOTCOMMAND \
162 "echo Unsupported; " \
164 #ifdef CONFIG_NFS_CMD
165 #define CONFIG_BOOTCOMMAND CONFIG_NETWORKBOOTCOMMAND
167 #define CONFIG_BOOTCOMMAND CONFIG_USBBOOTCOMMAND
169 #define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
173 /* Miscellaneous configurable options */
175 #define CONFIG_SYS_MEMTEST_START 0x10000000
176 #define CONFIG_SYS_MEMTEST_END 0x10010000
177 #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000
179 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
181 /* Physical Memory Map */
182 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
184 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
185 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
186 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
188 #define CONFIG_SYS_INIT_SP_OFFSET \
189 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
190 #define CONFIG_SYS_INIT_SP_ADDR \
191 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
193 /* environment organization */
194 #define CONFIG_ENV_SIZE (8 * 1024)
195 #define CONFIG_ENV_OFFSET (768 * 1024)
196 #define CONFIG_ENV_SECT_SIZE (64 * 1024)
198 #define CONFIG_SYS_FSL_USDHC_NUM 3
201 #define CONFIG_HIDE_LOGO_VERSION
202 #define CONFIG_IMX_HDMI
203 #define CONFIG_IMX_VIDEO_SKIP
204 #define CONFIG_CMD_BMP
206 #define CONFIG_PWM_IMX
207 #define CONFIG_IMX6_PWM_PER_CLK 66000000
210 #define CONFIG_PCI_PNP
211 #define CONFIG_PCI_SCAN_SHOW
212 #define CONFIG_PCIE_IMX
213 #define CONFIG_PCIE_IMX_PERST_GPIO IMX_GPIO_NR(7, 12)
214 #define CONFIG_PCIE_IMX_POWER_GPIO IMX_GPIO_NR(1, 5)
216 #define CONFIG_RTC_RX8010SJ
217 #define CONFIG_SYS_RTC_BUS_NUM 2
218 #define CONFIG_SYS_I2C_RTC_ADDR 0x32
221 #define CONFIG_SYS_I2C
222 #define CONFIG_SYS_I2C_MXC
223 #define CONFIG_SYS_I2C_SPEED 100000
224 #define CONFIG_SYS_I2C_MXC_I2C1
225 #define CONFIG_SYS_I2C_MXC_I2C2
226 #define CONFIG_SYS_I2C_MXC_I2C3
228 #define CONFIG_SYS_NUM_I2C_BUSES 11
229 #define CONFIG_SYS_I2C_MAX_HOPS 1
230 #define CONFIG_SYS_I2C_BUSES { {0, {I2C_NULL_HOP} }, \
231 {1, {I2C_NULL_HOP} }, \
232 {2, {I2C_NULL_HOP} }, \
233 {0, {{I2C_MUX_PCA9547, 0x70, 0} } }, \
234 {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
235 {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
236 {0, {{I2C_MUX_PCA9547, 0x70, 3} } }, \
237 {0, {{I2C_MUX_PCA9547, 0x70, 4} } }, \
238 {0, {{I2C_MUX_PCA9547, 0x70, 5} } }, \
239 {0, {{I2C_MUX_PCA9547, 0x70, 6} } }, \
240 {0, {{I2C_MUX_PCA9547, 0x70, 7} } }, \
245 #endif /* __GE_BX50V3_CONFIG_H */