Merge branch 'master' of git://git.denx.de/u-boot-sunxi
[platform/kernel/u-boot.git] / include / configs / ge_bx50v3.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2015 Timesys Corporation
4  * Copyright (C) 2015 General Electric Company
5  * Copyright (C) 2014 Advantech
6  * Copyright (C) 2012 Freescale Semiconductor, Inc.
7  *
8  * Configuration settings for the GE MX6Q Bx50v3 boards.
9  */
10
11 #ifndef __GE_BX50V3_CONFIG_H
12 #define __GE_BX50V3_CONFIG_H
13
14 #include <asm/arch/imx-regs.h>
15 #include <asm/mach-imx/gpio.h>
16
17 #define CONFIG_BOARD_NAME       "General Electric Bx50v3"
18
19 #define CONFIG_MXC_UART_BASE    UART3_BASE
20 #define CONSOLE_DEV     "ttymxc2"
21
22 #define CONFIG_SUPPORT_EMMC_BOOT
23
24
25 #include "mx6_common.h"
26 #include <linux/sizes.h>
27
28 #define CONFIG_CMDLINE_TAG
29 #define CONFIG_SETUP_MEMORY_TAGS
30 #define CONFIG_INITRD_TAG
31 #define CONFIG_REVISION_TAG
32 #define CONFIG_SYS_MALLOC_LEN           (10 * SZ_1M)
33
34 #define CONFIG_WATCHDOG_TIMEOUT_MSECS 6000
35
36 #define CONFIG_MXC_UART
37
38 #define CONFIG_MXC_OCOTP
39
40 /* SATA Configs */
41 #ifdef CONFIG_CMD_SATA
42 #define CONFIG_SYS_SATA_MAX_DEVICE      1
43 #define CONFIG_DWC_AHSATA_PORT_ID       0
44 #define CONFIG_DWC_AHSATA_BASE_ADDR     SATA_ARB_BASE_ADDR
45 #define CONFIG_LBA48
46 #endif
47
48 /* MMC Configs */
49 #define CONFIG_FSL_USDHC
50 #define CONFIG_SYS_FSL_ESDHC_ADDR      0
51
52 /* USB Configs */
53 #ifdef CONFIG_USB
54 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
55 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
56 #define CONFIG_MXC_USB_PORTSC   (PORT_PTS_UTMI | PORT_PTS_PTW)
57 #define CONFIG_MXC_USB_FLAGS    0
58
59 #define CONFIG_USBD_HS
60 #define CONFIG_USB_GADGET_MASS_STORAGE
61 #endif
62
63 /* Networking Configs */
64 #ifdef CONFIG_NET
65 #define CONFIG_FEC_MXC
66 #define IMX_FEC_BASE                    ENET_BASE_ADDR
67 #define CONFIG_FEC_XCV_TYPE             RGMII
68 #define CONFIG_ETHPRIME         "FEC"
69 #define CONFIG_FEC_MXC_PHYADDR          4
70 #define CONFIG_PHY_ATHEROS
71 #endif
72
73 /* Serial Flash */
74 #ifdef CONFIG_CMD_SF
75 #define CONFIG_SF_DEFAULT_BUS           0
76 #define CONFIG_SF_DEFAULT_CS            0
77 #define CONFIG_SF_DEFAULT_SPEED 20000000
78 #define CONFIG_SF_DEFAULT_MODE          SPI_MODE_0
79 #endif
80
81 /* allow to overwrite serial and ethaddr */
82 #define CONFIG_ENV_OVERWRITE
83
84 #define CONFIG_LOADADDR 0x12000000
85
86 #define CONFIG_EXTRA_ENV_SETTINGS \
87         "bootcause=POR\0" \
88         "image=/boot/fitImage\0" \
89         "fdt_high=0xffffffff\0" \
90         "dev=mmc\0" \
91         "devnum=1\0" \
92         "rootdev=mmcblk0p\0" \
93         "quiet=quiet loglevel=0\0" \
94         "console=" CONSOLE_DEV "\0" \
95         "setargs=setenv bootargs root=/dev/${rootdev}${partnum} " \
96                 "ro rootwait cma=128M " \
97                 "bootcause=${bootcause} " \
98                 "${quiet} console=${console} ${rtc_status} " \
99                 "${videoargs}" "\0" \
100         "doquiet=" \
101                 "if ext2load ${dev} ${devnum}:5 0x7000A000 /boot/console; " \
102                         "then setenv quiet; fi\0" \
103         "hasfirstboot=" \
104                 "ext2load ${dev} ${devnum}:${partnum} 0x7000A000 " \
105                 "/boot/bootcause/firstboot\0" \
106         "swappartitions=" \
107                 "setexpr partnum 3 - ${partnum}\0" \
108         "failbootcmd=" \
109                 "bx50_backlight_enable; " \
110                 "msg=\"Monitor failed to start.  Try again, or contact GE Service for support.\"; " \
111                 "echo $msg; " \
112                 "setenv stdout vga; " \
113                 "echo \"\n\n\n\n    \" $msg; " \
114                 "setenv stdout serial; " \
115                 "mw.b 0x7000A000 0xbc; " \
116                 "mw.b 0x7000A001 0x00; " \
117                 "ext4write ${dev} ${devnum}:5 0x7000A000 /boot/failures 2\0" \
118         "altbootcmd=" \
119                 "run doquiet; " \
120                 "setenv partnum 1; run hasfirstboot || setenv partnum 2; " \
121                 "run hasfirstboot || setenv partnum 0; " \
122                 "if test ${partnum} != 0; then " \
123                         "setenv bootcause REVERT; " \
124                         "run swappartitions loadimage doboot; " \
125                 "fi; " \
126                 "run failbootcmd\0" \
127         "loadimage=" \
128                 "ext2load ${dev} ${devnum}:${partnum} ${loadaddr} ${image}\0" \
129         "doboot=" \
130                 "echo Booting from ${dev}:${devnum}:${partnum} ...; " \
131                 "run setargs; " \
132                 "bootm ${loadaddr}#conf@${confidx}\0" \
133         "tryboot=" \
134                 "setenv partnum 1; run hasfirstboot || setenv partnum 2; " \
135                 "run loadimage || run swappartitions && run loadimage || " \
136                 "setenv partnum 0 && echo MISSING IMAGE;" \
137                 "run doboot; " \
138                 "run failbootcmd\0" \
139
140 #define CONFIG_MMCBOOTCOMMAND \
141         "if mmc dev ${devnum}; then " \
142                 "run doquiet; " \
143                 "run tryboot; " \
144         "fi; " \
145
146 #define CONFIG_USBBOOTCOMMAND \
147         "echo Unsupported; " \
148
149 #ifdef CONFIG_CMD_USB
150 #define CONFIG_BOOTCOMMAND CONFIG_USBBOOTCOMMAND
151 #else
152 #define CONFIG_BOOTCOMMAND CONFIG_MMCBOOTCOMMAND
153 #endif
154
155 #define CONFIG_ARP_TIMEOUT     200UL
156
157 /* Miscellaneous configurable options */
158
159 #define CONFIG_SYS_MEMTEST_START       0x10000000
160 #define CONFIG_SYS_MEMTEST_END         0x10010000
161 #define CONFIG_SYS_MEMTEST_SCRATCH     0x10800000
162
163 #define CONFIG_SYS_LOAD_ADDR           CONFIG_LOADADDR
164
165 /* Physical Memory Map */
166 #define PHYS_SDRAM                     MMDC0_ARB_BASE_ADDR
167
168 #define CONFIG_SYS_SDRAM_BASE          PHYS_SDRAM
169 #define CONFIG_SYS_INIT_RAM_ADDR       IRAM_BASE_ADDR
170 #define CONFIG_SYS_INIT_RAM_SIZE       IRAM_SIZE
171
172 #define CONFIG_SYS_INIT_SP_OFFSET \
173         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
174 #define CONFIG_SYS_INIT_SP_ADDR \
175         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
176
177 /* environment organization */
178 #define CONFIG_ENV_SIZE         (8 * 1024)
179 #define CONFIG_ENV_OFFSET               (768 * 1024)
180 #define CONFIG_ENV_SECT_SIZE            (64 * 1024)
181 #define CONFIG_ENV_SPI_BUS              CONFIG_SF_DEFAULT_BUS
182 #define CONFIG_ENV_SPI_CS               CONFIG_SF_DEFAULT_CS
183 #define CONFIG_ENV_SPI_MODE             CONFIG_SF_DEFAULT_MODE
184 #define CONFIG_ENV_SPI_MAX_HZ           CONFIG_SF_DEFAULT_SPEED
185
186 #define CONFIG_SYS_FSL_USDHC_NUM        3
187
188 /* Framebuffer */
189 #define CONFIG_VIDEO
190 #ifdef CONFIG_VIDEO
191 #define CONFIG_VIDEO_IPUV3
192 #define CONFIG_CFB_CONSOLE
193 #define CONFIG_VGA_AS_SINGLE_DEVICE
194 #define CONFIG_SYS_CONSOLE_FG_COL 0xFF
195 #define CONFIG_SYS_CONSOLE_BG_COL 0x00
196 #define CONFIG_HIDE_LOGO_VERSION
197 #define CONFIG_IMX_HDMI
198 #define CONFIG_IMX_VIDEO_SKIP
199 #define CONFIG_CMD_BMP
200 #endif
201
202 #define CONFIG_PWM_IMX
203 #define CONFIG_IMX6_PWM_PER_CLK 66000000
204
205 #define CONFIG_PCI
206 #define CONFIG_PCI_PNP
207 #define CONFIG_PCI_SCAN_SHOW
208 #define CONFIG_PCIE_IMX
209 #define CONFIG_PCIE_IMX_PERST_GPIO      IMX_GPIO_NR(7, 12)
210 #define CONFIG_PCIE_IMX_POWER_GPIO      IMX_GPIO_NR(1, 5)
211
212 #define CONFIG_RTC_RX8010SJ
213 #define CONFIG_SYS_RTC_BUS_NUM 2
214 #define CONFIG_SYS_I2C_RTC_ADDR 0x32
215
216 /* I2C Configs */
217 #define CONFIG_SYS_I2C
218 #define CONFIG_SYS_I2C_MXC
219 #define CONFIG_SYS_I2C_SPEED              100000
220 #define CONFIG_SYS_I2C_MXC_I2C1
221 #define CONFIG_SYS_I2C_MXC_I2C2
222 #define CONFIG_SYS_I2C_MXC_I2C3
223
224 #define CONFIG_SYS_NUM_I2C_BUSES        11
225 #define CONFIG_SYS_I2C_MAX_HOPS         1
226 #define CONFIG_SYS_I2C_BUSES    {       {0, {I2C_NULL_HOP} }, \
227                                         {1, {I2C_NULL_HOP} }, \
228                                         {2, {I2C_NULL_HOP} }, \
229                                         {0, {{I2C_MUX_PCA9547, 0x70, 0} } }, \
230                                         {0, {{I2C_MUX_PCA9547, 0x70, 1} } }, \
231                                         {0, {{I2C_MUX_PCA9547, 0x70, 2} } }, \
232                                         {0, {{I2C_MUX_PCA9547, 0x70, 3} } }, \
233                                         {0, {{I2C_MUX_PCA9547, 0x70, 4} } }, \
234                                         {0, {{I2C_MUX_PCA9547, 0x70, 5} } }, \
235                                         {0, {{I2C_MUX_PCA9547, 0x70, 6} } }, \
236                                         {0, {{I2C_MUX_PCA9547, 0x70, 7} } }, \
237                                 }
238
239 #define CONFIG_BCH
240
241 #endif  /* __GE_BX50V3_CONFIG_H */