2 * Copyright (C) 2012 Samsung Electronics
4 * Configuration settings for the SAMSUNG EXYNOS5250 board.
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 /* High Level Configuration Options */
29 #define CONFIG_SAMSUNG /* in a SAMSUNG core */
30 #define CONFIG_S5P /* S5P Family */
31 #define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32 #define CONFIG_SMDK5250 /* which is in a SMDK5250 */
34 #include <asm/arch/cpu.h> /* get chip and board defs */
36 #define CONFIG_SYS_GENERIC_BOARD
37 #define CONFIG_ARCH_CPU_INIT
38 #define CONFIG_DISPLAY_CPUINFO
39 #define CONFIG_DISPLAY_BOARDINFO
41 /* Enable fdt support for Exynos5250 */
42 #define CONFIG_ARCH_DEVICE_TREE exynos5250
43 #define CONFIG_OF_CONTROL
44 #define CONFIG_OF_SEPARATE
46 /* Keep L2 Cache Disabled */
47 #define CONFIG_SYS_DCACHE_OFF
49 /* Enable ACE acceleration for SHA1 and SHA256 */
50 #define CONFIG_EXYNOS_ACE_SHA
51 #define CONFIG_SHA_HW_ACCEL
53 #define CONFIG_SYS_SDRAM_BASE 0x40000000
54 #define CONFIG_SYS_TEXT_BASE 0x43E00000
56 /* input clock of PLL: SMDK5250 has 24MHz input clock */
57 #define CONFIG_SYS_CLK_FREQ 24000000
59 #define CONFIG_SETUP_MEMORY_TAGS
60 #define CONFIG_CMDLINE_TAG
61 #define CONFIG_INITRD_TAG
62 #define CONFIG_CMDLINE_EDITING
64 /* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
65 #define MACH_TYPE_SMDK5250 3774
66 #define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
68 /* Power Down Modes */
69 #define S5P_CHECK_SLEEP 0x00000BAD
70 #define S5P_CHECK_DIDLE 0xBAD00000
71 #define S5P_CHECK_LPA 0xABAD0000
73 /* Offset for inform registers */
74 #define INFORM0_OFFSET 0x800
75 #define INFORM1_OFFSET 0x804
77 /* Size of malloc() pool */
78 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
80 /* select serial console configuration */
81 #define CONFIG_BAUDRATE 115200
82 #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
83 #define CONFIG_SILENT_CONSOLE
85 /* Console configuration */
86 #define CONFIG_CONSOLE_MUX
87 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
88 #define EXYNOS_DEVICE_SETTINGS \
90 "stdout=serial,lcd\0" \
93 #define CONFIG_EXTRA_ENV_SETTINGS \
94 EXYNOS_DEVICE_SETTINGS
96 /* SD/MMC configuration */
97 #define CONFIG_GENERIC_MMC
100 #define CONFIG_S5P_SDHCI
102 #define CONFIG_EXYNOS_DWMMC
103 #define CONFIG_SUPPORT_EMMC_BOOT
106 #define CONFIG_BOARD_EARLY_INIT_F
107 #define CONFIG_SKIP_LOWLEVEL_INIT
112 /* allow to overwrite serial and ethaddr */
113 #define CONFIG_ENV_OVERWRITE
115 /* Command definition*/
116 #include <config_cmd_default.h>
118 #define CONFIG_CMD_PING
119 #define CONFIG_CMD_ELF
120 #define CONFIG_CMD_MMC
121 #define CONFIG_CMD_EXT2
122 #define CONFIG_CMD_FAT
123 #define CONFIG_CMD_NET
124 #define CONFIG_CMD_HASH
126 #define CONFIG_BOOTDELAY 3
127 #define CONFIG_ZERO_BOOTDELAY_CHECK
129 /* Thermal Management Unit */
130 #define CONFIG_EXYNOS_TMU
131 #define CONFIG_CMD_DTT
132 #define CONFIG_TMU_CMD_DTT
135 #define CONFIG_CMD_USB
136 #define CONFIG_USB_EHCI
137 #define CONFIG_USB_EHCI_EXYNOS
138 #define CONFIG_USB_STORAGE
141 #define CONFIG_USB_BOOTING
142 #define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
143 #define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
144 #define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
148 #define CONFIG_CMD_TPM
149 #define CONFIG_INFINEON_TPM_I2C
150 #define CONFIG_INFINEON_TPM_I2C_BUS 3
151 #define CONFIG_INFINEON_TPM_I2C_ADDR 0x20
155 #define COPY_BL2_FNPTR_ADDR 0x02020030
157 #define CONFIG_SPL_LIBCOMMON_SUPPORT
159 /* specific .lds file */
160 #define CONFIG_SPL_LDSCRIPT "board/samsung/common/exynos-uboot-spl.lds"
161 #define CONFIG_SPL_TEXT_BASE 0x02023400
162 #define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
164 #define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
166 /* Miscellaneous configurable options */
167 #define CONFIG_SYS_LONGHELP /* undef to save memory */
168 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
169 #define CONFIG_SYS_PROMPT "SMDK5250 # "
170 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
171 #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
172 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
173 #define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
174 /* Boot Argument Buffer Size */
175 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
176 /* memtest works on */
177 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
178 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
179 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
181 #define CONFIG_SYS_HZ 1000
183 #define CONFIG_RD_LVL
185 #define CONFIG_NR_DRAM_BANKS 8
186 #define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
187 #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
188 #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
189 #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
190 #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
191 #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
192 #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
193 #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
194 #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
195 #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
196 #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
197 #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
198 #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
199 #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
200 #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
201 #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
202 #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
204 #define CONFIG_SYS_MONITOR_BASE 0x00000000
206 /* FLASH and environment organization */
207 #define CONFIG_SYS_NO_FLASH
208 #undef CONFIG_CMD_IMLS
209 #define CONFIG_IDENT_STRING " for SMDK5250"
211 #define CONFIG_SYS_MMC_ENV_DEV 0
213 #define CONFIG_SECURE_BL1_ONLY
215 /* Secure FW size configuration */
216 #ifdef CONFIG_SECURE_BL1_ONLY
217 #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
219 #define CONFIG_SEC_FW_SIZE 0
222 /* Configuration of BL1, BL2, ENV Blocks on mmc */
223 #define CONFIG_RES_BLOCK_SIZE (512)
224 #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
225 #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
226 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
228 #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
229 #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
230 #define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
232 /* U-boot copy size from boot Media to DRAM.*/
233 #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
234 #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
236 #define CONFIG_SPI_BOOTING
237 #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
238 #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
240 #define CONFIG_DOS_PARTITION
241 #define CONFIG_EFI_PARTITION
242 #define CONFIG_CMD_PART
243 #define CONFIG_PARTITION_UUIDS
246 #define CONFIG_IRAM_STACK 0x02050000
248 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_IRAM_STACK
251 #define CONFIG_SYS_I2C_INIT_BOARD
252 #define CONFIG_HARD_I2C
253 #define CONFIG_CMD_I2C
254 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
255 #define CONFIG_DRIVER_S3C24X0_I2C
256 #define CONFIG_I2C_MULTI_BUS
257 #define CONFIG_MAX_I2C_NUM 8
258 #define CONFIG_SYS_I2C_SLAVE 0x0
259 #define CONFIG_I2C_EDID
263 #define CONFIG_PMIC_I2C
264 #define CONFIG_PMIC_MAX77686
267 #define CONFIG_ENV_IS_IN_SPI_FLASH
268 #define CONFIG_SPI_FLASH
270 #ifdef CONFIG_SPI_FLASH
271 #define CONFIG_EXYNOS_SPI
272 #define CONFIG_CMD_SF
273 #define CONFIG_CMD_SPI
274 #define CONFIG_SPI_FLASH_WINBOND
275 #define CONFIG_SPI_FLASH_GIGADEVICE
276 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
277 #define CONFIG_SF_DEFAULT_SPEED 50000000
278 #define EXYNOS5_SPI_NUM_CONTROLLERS 5
281 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
282 #define CONFIG_ENV_SPI_MODE SPI_MODE_0
283 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
284 #define CONFIG_ENV_SPI_BUS 1
285 #define CONFIG_ENV_SPI_MAX_HZ 50000000
290 #define CONFIG_POWER_I2C
291 #define CONFIG_POWER_MAX77686
294 #define CONFIG_ENV_IS_IN_SPI_FLASH
295 #define CONFIG_SPI_FLASH
297 #ifdef CONFIG_SPI_FLASH
298 #define CONFIG_EXYNOS_SPI
299 #define CONFIG_CMD_SF
300 #define CONFIG_CMD_SPI
301 #define CONFIG_SPI_FLASH_WINBOND
302 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
303 #define CONFIG_SF_DEFAULT_SPEED 50000000
304 #define EXYNOS5_SPI_NUM_CONTROLLERS 5
307 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
308 #define CONFIG_ENV_SPI_MODE SPI_MODE_0
309 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
310 #define CONFIG_ENV_SPI_BUS 1
311 #define CONFIG_ENV_SPI_MAX_HZ 50000000
314 /* Ethernet Controllor Driver */
315 #ifdef CONFIG_CMD_NET
316 #define CONFIG_SMC911X
317 #define CONFIG_SMC911X_BASE 0x5000000
318 #define CONFIG_SMC911X_16_BIT
319 #define CONFIG_ENV_SROM_BANK 1
320 #endif /*CONFIG_CMD_NET*/
322 /* Enable PXE Support */
323 #ifdef CONFIG_CMD_NET
324 #define CONFIG_CMD_PXE
329 #define CONFIG_CMD_SOUND
330 #ifdef CONFIG_CMD_SOUND
333 #define CONFIG_SOUND_MAX98095
334 #define CONFIG_SOUND_WM8994
337 /* Enable devicetree support */
338 #define CONFIG_OF_LIBFDT
341 #define CONFIG_CMD_HASH
342 #define CONFIG_HASH_VERIFY
344 #define CONFIG_SHA256
349 #define CONFIG_EXYNOS_FB
350 #define CONFIG_EXYNOS_DP
351 #define LCD_XRES 2560
352 #define LCD_YRES 1600
353 #define LCD_BPP LCD_COLOR16
356 /* Enable Time Command */
357 #define CONFIG_CMD_TIME
359 #endif /* __CONFIG_H */