2 * Copyright (C) 2012 Samsung Electronics
4 * Configuration settings for the SAMSUNG EXYNOS5250 board.
6 * See file CREDITS for list of people who contributed to this
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 /* High Level Configuration Options */
29 #define CONFIG_SAMSUNG /* in a SAMSUNG core */
30 #define CONFIG_S5P /* S5P Family */
31 #define CONFIG_EXYNOS5 /* which is in a Exynos5 Family */
32 #define CONFIG_SMDK5250 /* which is in a SMDK5250 */
34 #include <asm/arch/cpu.h> /* get chip and board defs */
36 #define CONFIG_SYS_GENERIC_BOARD
37 #define CONFIG_ARCH_CPU_INIT
38 #define CONFIG_DISPLAY_CPUINFO
39 #define CONFIG_DISPLAY_BOARDINFO
41 /* Enable fdt support for Exynos5250 */
42 #define CONFIG_ARCH_DEVICE_TREE exynos5250
43 #define CONFIG_OF_CONTROL
44 #define CONFIG_OF_SEPARATE
46 /* Allow tracing to be enabled */
48 #define CONFIG_CMD_TRACE
49 #define CONFIG_TRACE_BUFFER_SIZE (16 << 20)
50 #define CONFIG_TRACE_EARLY_SIZE (8 << 20)
51 #define CONFIG_TRACE_EARLY
52 #define CONFIG_TRACE_EARLY_ADDR 0x50000000
54 /* Keep L2 Cache Disabled */
55 #define CONFIG_SYS_DCACHE_OFF
57 /* Enable ACE acceleration for SHA1 and SHA256 */
58 #define CONFIG_EXYNOS_ACE_SHA
59 #define CONFIG_SHA_HW_ACCEL
61 #define CONFIG_SYS_SDRAM_BASE 0x40000000
62 #define CONFIG_SYS_TEXT_BASE 0x43E00000
64 /* input clock of PLL: SMDK5250 has 24MHz input clock */
65 #define CONFIG_SYS_CLK_FREQ 24000000
67 #define CONFIG_SETUP_MEMORY_TAGS
68 #define CONFIG_CMDLINE_TAG
69 #define CONFIG_INITRD_TAG
70 #define CONFIG_CMDLINE_EDITING
72 /* MACH_TYPE_SMDK5250 macro will be removed once added to mach-types */
73 #define MACH_TYPE_SMDK5250 3774
74 #define CONFIG_MACH_TYPE MACH_TYPE_SMDK5250
76 /* Power Down Modes */
77 #define S5P_CHECK_SLEEP 0x00000BAD
78 #define S5P_CHECK_DIDLE 0xBAD00000
79 #define S5P_CHECK_LPA 0xABAD0000
81 /* Offset for inform registers */
82 #define INFORM0_OFFSET 0x800
83 #define INFORM1_OFFSET 0x804
85 /* Size of malloc() pool */
86 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
88 /* select serial console configuration */
89 #define CONFIG_SERIAL3 /* use SERIAL 3 */
90 #define CONFIG_BAUDRATE 115200
91 #define EXYNOS5_DEFAULT_UART_OFFSET 0x010000
94 #define CONFIG_CROS_EC /* CROS_EC protocol */
95 #define CONFIG_CROS_EC_SPI /* Support CROS_EC over SPI */
96 #define CONFIG_CROS_EC_I2C /* Support CROS_EC over I2C */
97 #define CONFIG_CROS_EC_KEYB /* CROS_EC keyboard input */
98 #define CONFIG_CMD_CROS_EC
99 #define CONFIG_KEYBOARD
101 /* Console configuration */
102 #define CONFIG_CONSOLE_MUX
103 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
104 #define EXYNOS_DEVICE_SETTINGS \
105 "stdin=serial,cros-ec-keyb\0" \
106 "stdout=serial,lcd\0" \
107 "stderr=serial,lcd\0"
109 #define CONFIG_EXTRA_ENV_SETTINGS \
110 EXYNOS_DEVICE_SETTINGS
112 /* SD/MMC configuration */
113 #define CONFIG_GENERIC_MMC
116 #define CONFIG_S5P_SDHCI
118 #define CONFIG_EXYNOS_DWMMC
119 #define CONFIG_SUPPORT_EMMC_BOOT
122 #define CONFIG_BOARD_EARLY_INIT_F
127 /* allow to overwrite serial and ethaddr */
128 #define CONFIG_ENV_OVERWRITE
130 /* Command definition*/
131 #include <config_cmd_default.h>
133 #define CONFIG_CMD_PING
134 #define CONFIG_CMD_ELF
135 #define CONFIG_CMD_MMC
136 #define CONFIG_CMD_EXT2
137 #define CONFIG_CMD_FAT
138 #define CONFIG_CMD_NET
139 #define CONFIG_CMD_HASH
141 #define CONFIG_BOOTDELAY 3
142 #define CONFIG_ZERO_BOOTDELAY_CHECK
144 /* Thermal Management Unit */
145 #define CONFIG_EXYNOS_TMU
146 #define CONFIG_CMD_DTT
147 #define CONFIG_TMU_CMD_DTT
150 #define CONFIG_CMD_USB
151 #define CONFIG_USB_EHCI
152 #define CONFIG_USB_EHCI_EXYNOS
153 #define CONFIG_USB_STORAGE
156 #define EXYNOS_COPY_USB_FNPTR_ADDR 0x02020070
157 #define EXYNOS_USB_SECONDARY_BOOT 0xfeed0002
158 #define EXYNOS_IRAM_SECONDARY_BASE 0x02020018
162 #define CONFIG_CMD_TPM
163 #define CONFIG_TPM_TIS_I2C
164 #define CONFIG_TPM_TIS_I2C_BUS_NUMBER 3
165 #define CONFIG_TPM_TIS_I2C_SLAVE_ADDR 0x20
169 #define COPY_BL2_FNPTR_ADDR 0x02020030
171 /* specific .lds file */
172 #define CONFIG_SPL_LDSCRIPT "board/samsung/smdk5250/smdk5250-uboot-spl.lds"
173 #define CONFIG_SPL_TEXT_BASE 0x02023400
174 #define CONFIG_SPL_MAX_FOOTPRINT (14 * 1024)
176 #define CONFIG_BOOTCOMMAND "mmc read 40007000 451 2000; bootm 40007000"
178 /* Miscellaneous configurable options */
179 #define CONFIG_SYS_LONGHELP /* undef to save memory */
180 #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
181 #define CONFIG_SYS_PROMPT "SMDK5250 # "
182 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
183 #define CONFIG_SYS_PBSIZE 384 /* Print Buffer Size */
184 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
185 #define CONFIG_DEFAULT_CONSOLE "console=ttySAC1,115200n8\0"
186 /* Boot Argument Buffer Size */
187 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
188 /* memtest works on */
189 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
190 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
191 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
193 #define CONFIG_SYS_HZ 1000
195 #define CONFIG_RD_LVL
197 #define CONFIG_NR_DRAM_BANKS 8
198 #define SDRAM_BANK_SIZE (256UL << 20UL) /* 256 MB */
199 #define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
200 #define PHYS_SDRAM_1_SIZE SDRAM_BANK_SIZE
201 #define PHYS_SDRAM_2 (CONFIG_SYS_SDRAM_BASE + SDRAM_BANK_SIZE)
202 #define PHYS_SDRAM_2_SIZE SDRAM_BANK_SIZE
203 #define PHYS_SDRAM_3 (CONFIG_SYS_SDRAM_BASE + (2 * SDRAM_BANK_SIZE))
204 #define PHYS_SDRAM_3_SIZE SDRAM_BANK_SIZE
205 #define PHYS_SDRAM_4 (CONFIG_SYS_SDRAM_BASE + (3 * SDRAM_BANK_SIZE))
206 #define PHYS_SDRAM_4_SIZE SDRAM_BANK_SIZE
207 #define PHYS_SDRAM_5 (CONFIG_SYS_SDRAM_BASE + (4 * SDRAM_BANK_SIZE))
208 #define PHYS_SDRAM_5_SIZE SDRAM_BANK_SIZE
209 #define PHYS_SDRAM_6 (CONFIG_SYS_SDRAM_BASE + (5 * SDRAM_BANK_SIZE))
210 #define PHYS_SDRAM_6_SIZE SDRAM_BANK_SIZE
211 #define PHYS_SDRAM_7 (CONFIG_SYS_SDRAM_BASE + (6 * SDRAM_BANK_SIZE))
212 #define PHYS_SDRAM_7_SIZE SDRAM_BANK_SIZE
213 #define PHYS_SDRAM_8 (CONFIG_SYS_SDRAM_BASE + (7 * SDRAM_BANK_SIZE))
214 #define PHYS_SDRAM_8_SIZE SDRAM_BANK_SIZE
216 #define CONFIG_SYS_MONITOR_BASE 0x00000000
218 /* FLASH and environment organization */
219 #define CONFIG_SYS_NO_FLASH
220 #undef CONFIG_CMD_IMLS
221 #define CONFIG_IDENT_STRING " for SMDK5250"
223 #define CONFIG_SYS_MMC_ENV_DEV 0
225 #define CONFIG_SECURE_BL1_ONLY
227 /* Secure FW size configuration */
228 #ifdef CONFIG_SECURE_BL1_ONLY
229 #define CONFIG_SEC_FW_SIZE (8 << 10) /* 8KB */
231 #define CONFIG_SEC_FW_SIZE 0
234 /* Configuration of BL1, BL2, ENV Blocks on mmc */
235 #define CONFIG_RES_BLOCK_SIZE (512)
236 #define CONFIG_BL1_SIZE (16 << 10) /*16 K reserved for BL1*/
237 #define CONFIG_BL2_SIZE (512UL << 10UL) /* 512 KB */
238 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KB */
240 #define CONFIG_BL1_OFFSET (CONFIG_RES_BLOCK_SIZE + CONFIG_SEC_FW_SIZE)
241 #define CONFIG_BL2_OFFSET (CONFIG_BL1_OFFSET + CONFIG_BL1_SIZE)
242 #define CONFIG_ENV_OFFSET (CONFIG_BL2_OFFSET + CONFIG_BL2_SIZE)
244 /* U-boot copy size from boot Media to DRAM.*/
245 #define BL2_START_OFFSET (CONFIG_BL2_OFFSET/512)
246 #define BL2_SIZE_BLOC_COUNT (CONFIG_BL2_SIZE/512)
248 #define OM_STAT (0x1f << 1)
249 #define EXYNOS_COPY_SPI_FNPTR_ADDR 0x02020058
250 #define SPI_FLASH_UBOOT_POS (CONFIG_SEC_FW_SIZE + CONFIG_BL1_SIZE)
252 #define CONFIG_DOS_PARTITION
253 #define CONFIG_EFI_PARTITION
254 #define CONFIG_CMD_PART
255 #define CONFIG_PARTITION_UUIDS
258 #define CONFIG_IRAM_STACK 0x02050000
260 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR - 0x1000000)
263 #define CONFIG_SYS_I2C_INIT_BOARD
264 #define CONFIG_HARD_I2C
265 #define CONFIG_CMD_I2C
266 #define CONFIG_SYS_I2C_SPEED 100000 /* 100 Kbps */
267 #define CONFIG_DRIVER_S3C24X0_I2C
268 #define CONFIG_I2C_MULTI_BUS
269 #define CONFIG_MAX_I2C_NUM 8
270 #define CONFIG_SYS_I2C_SLAVE 0x0
271 #define CONFIG_I2C_EDID
275 #define CONFIG_PMIC_I2C
276 #define CONFIG_PMIC_MAX77686
279 #define CONFIG_ENV_IS_IN_SPI_FLASH
280 #define CONFIG_SPI_FLASH
282 #ifdef CONFIG_SPI_FLASH
283 #define CONFIG_EXYNOS_SPI
284 #define CONFIG_CMD_SF
285 #define CONFIG_CMD_SPI
286 #define CONFIG_SPI_FLASH_WINBOND
287 #define CONFIG_SPI_FLASH_GIGADEVICE
288 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
289 #define CONFIG_SF_DEFAULT_SPEED 50000000
290 #define EXYNOS5_SPI_NUM_CONTROLLERS 5
293 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
294 #define CONFIG_ENV_SPI_MODE SPI_MODE_0
295 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
296 #define CONFIG_ENV_SPI_BUS 1
297 #define CONFIG_ENV_SPI_MAX_HZ 50000000
302 #define CONFIG_POWER_I2C
303 #define CONFIG_POWER_MAX77686
306 #define CONFIG_ENV_IS_IN_SPI_FLASH
307 #define CONFIG_SPI_FLASH
309 #ifdef CONFIG_SPI_FLASH
310 #define CONFIG_EXYNOS_SPI
311 #define CONFIG_CMD_SF
312 #define CONFIG_CMD_SPI
313 #define CONFIG_SPI_FLASH_WINBOND
314 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
315 #define CONFIG_SF_DEFAULT_SPEED 50000000
316 #define EXYNOS5_SPI_NUM_CONTROLLERS 5
319 #ifdef CONFIG_ENV_IS_IN_SPI_FLASH
320 #define CONFIG_ENV_SPI_MODE SPI_MODE_0
321 #define CONFIG_ENV_SECT_SIZE CONFIG_ENV_SIZE
322 #define CONFIG_ENV_SPI_BUS 1
323 #define CONFIG_ENV_SPI_MAX_HZ 50000000
326 /* Ethernet Controllor Driver */
327 #ifdef CONFIG_CMD_NET
328 #define CONFIG_SMC911X
329 #define CONFIG_SMC911X_BASE 0x5000000
330 #define CONFIG_SMC911X_16_BIT
331 #define CONFIG_ENV_SROM_BANK 1
332 #endif /*CONFIG_CMD_NET*/
334 /* Enable PXE Support */
335 #ifdef CONFIG_CMD_NET
336 #define CONFIG_CMD_PXE
341 #define CONFIG_CMD_SOUND
342 #ifdef CONFIG_CMD_SOUND
345 #define CONFIG_SOUND_MAX98095
346 #define CONFIG_SOUND_WM8994
349 /* Enable devicetree support */
350 #define CONFIG_OF_LIBFDT
353 #define CONFIG_CMD_HASH
354 #define CONFIG_HASH_VERIFY
356 #define CONFIG_SHA256
361 #define CONFIG_EXYNOS_FB
362 #define CONFIG_EXYNOS_DP
363 #define LCD_XRES 2560
364 #define LCD_YRES 1600
365 #define LCD_BPP LCD_COLOR16
368 /* Enable Time Command */
369 #define CONFIG_CMD_TIME
371 #endif /* __CONFIG_H */