3 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
8 * Based on davinci_dvevm.h. Original Copyrights follow:
10 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
33 #define CONFIG_DRIVER_TI_EMAC
34 #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 7
35 #define CONFIG_USE_NAND
40 #define CONFIG_ARM926EJS /* arm926ejs CPU core */
41 #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
42 #define CONFIG_SOC_DA850 /* TI DA850 SoC */
43 #define CONFIG_SYS_EXCEPTION_VECTORS_HIGH
44 #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
45 #define CONFIG_SYS_OSCIN_FREQ 24000000
46 #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
47 #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
48 #define CONFIG_SYS_HZ 1000
49 #define CONFIG_DA850_LOWLEVEL
50 #define CONFIG_ARCH_CPU_INIT
51 #define CONFIG_SYS_DA850_PLL_INIT
52 #define CONFIG_SYS_DA850_DDR_INIT
53 #define CONFIG_DA8XX_GPIO
54 #define CONFIG_HOSTNAME enbw_cmc
56 #define MACH_TYPE_ENBW_CMC 3585
57 #define CONFIG_MACH_TYPE MACH_TYPE_ENBW_CMC
62 #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
63 #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
64 #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
65 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
67 /* memtest start addr */
68 #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
70 /* memtest will be run on 16MB */
71 #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
73 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
74 #define CONFIG_STACKSIZE (256*1024) /* regular stack */
79 #define CONFIG_SYS_NS16550
80 #define CONFIG_SYS_NS16550_SERIAL
81 #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
82 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
83 #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
84 #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
85 #define CONFIG_BAUDRATE 115200 /* Default baud rate */
90 #define CONFIG_HARD_I2C
91 #define CONFIG_DRIVER_DAVINCI_I2C
92 #define CONFIG_SYS_I2C_SPEED 80000
93 #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
94 #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
95 #define CONFIG_CMD_I2C
97 #define CONFIG_CMD_DTT
98 #define CONFIG_DTT_LM75
99 #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
100 #define CONFIG_SYS_DTT_MAX_TEMP 70
101 #define CONFIG_SYS_DTT_LOW_TEMP -30
102 #define CONFIG_SYS_DTT_HYSTERESIS 3
107 #define CONFIG_DAVINCI_SPI
108 #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
109 #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
110 #define CONFIG_CMD_SPI
113 * Flash & Environment
115 #ifdef CONFIG_USE_NAND
116 #define CONFIG_NAND_DAVINCI
117 #define CONFIG_SYS_NAND_USE_FLASH_BBT
118 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
119 #define CONFIG_SYS_NAND_PAGE_2K
120 #define CONFIG_SYS_NAND_CS 3
121 #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
122 #define CONFIG_SYS_CLE_MASK 0x10
123 #define CONFIG_SYS_ALE_MASK 0x8
124 #undef CONFIG_SYS_NAND_HW_ECC
125 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
127 #define MTDIDS_DEFAULT "nor0=physmap-flash.0,nand0=davinci_nand.1"
128 #define MTDPARTS_DEFAULT \
142 #define CONFIG_CMD_MTDPARTS
147 * Network & Ethernet Configuration
149 #ifdef CONFIG_DRIVER_TI_EMAC
151 #define CONFIG_BOOTP_DEFAULT
152 #define CONFIG_BOOTP_DNS
153 #define CONFIG_BOOTP_DNS2
154 #define CONFIG_BOOTP_SEND_HOSTNAME
155 #define CONFIG_NET_RETRY_COUNT 10
159 * Flash configuration
161 #define CONFIG_SYS_FLASH_CFI
162 #define CONFIG_FLASH_CFI_DRIVER
163 #define CONFIG_FLASH_CFI_MTD
164 #define CONFIG_SYS_FLASH_BASE 0x60000000
165 #define CONFIG_SYS_FLASH_SIZE 0x01000000
166 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
167 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
168 #define CONFIG_SYS_MAX_FLASH_SECT 128
169 #define CONFIG_FLASH_16BIT /* Flash is 16-bit */
171 #define CONFIG_CMD_FLASH
173 #define CONFIG_ENV_IS_IN_FLASH
174 #define CONFIG_SYS_MONITOR_LEN 0x80000
175 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + \
176 CONFIG_SYS_MONITOR_LEN)
177 #define CONFIG_ENV_SECT_SIZE (64 << 10)
178 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
179 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + \
180 CONFIG_ENV_SECT_SIZE)
181 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
182 #undef CONFIG_ENV_IS_IN_NAND
183 #define CONFIG_DEFAULT_SETTINGS_ADDR (CONFIG_ENV_ADDR_REDUND + \
184 CONFIG_ENV_SECT_SIZE)
186 #define xstr(s) str(s)
189 #define CONFIG_EXTRA_ENV_SETTINGS \
190 "u-boot_addr_r=c0000000\0" \
191 "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.bin\0" \
192 "load=tftp ${u-boot_addr_r} ${u-boot}\0" \
193 "update=protect off " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};"\
194 "erase " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};" \
195 "cp.b ${u-boot_addr_r} " xstr(CONFIG_SYS_FLASH_BASE) \
197 "protect on " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize}\0"\
199 "rootpath=/opt/eldk-arm/arm\0" \
200 "nfsargs=setenv bootargs root=/dev/nfs rw " \
201 "nfsroot=${serverip}:${rootpath}\0" \
202 "ramargs=setenv bootargs root=/dev/ram rw\0" \
203 "addip=setenv bootargs ${bootargs} " \
204 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
205 ":${hostname}:${netdev}:off panic=1\0" \
206 "kernel_addr_r=c0700000\0" \
207 "fdt_addr_r=c0600000\0" \
208 "ramdisk_addr_r=c0b00000\0" \
209 "fdt_file=" xstr(CONFIG_HOSTNAME) "/" \
210 xstr(CONFIG_HOSTNAME) ".dtb\0" \
211 "kernel_file=" xstr(CONFIG_HOSTNAME) "/uImage \0" \
212 "nand_ld_ramdsk=nand read ${ramdisk_addr_r} 320000 400000\0" \
213 "nand_ld_kernel=nand read ${kernel_addr_r} 20000 300000\0" \
214 "nand_ld_fdt=nand read ${fdt_addr_r} 0 2000\0" \
215 "load_kernel=tftp ${kernel_addr_r} ${kernel_file}\0" \
216 "load_fdt=tftp ${fdt_addr_r} ${fdt_file}\0" \
217 "load_nand=run nand_ld_ramdsk nand_ld_kernel nand_ld_fdt\0" \
218 "addcon=setenv bootargs ${bootargs} console=ttyS2," \
220 "net_nfs=run load_fdt load_kernel; " \
221 "run nfsargs addip addcon addmtd addmisc;" \
222 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
223 "nand_selfnand=run load_nand ramargs addip addcon addmisc;bootm "\
224 "${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0" \
225 "bootcmd=run net_nfs\0" \
227 "key_cmd_0=echo key: 0\0" \
228 "key_cmd_1=echo key: 1\0" \
229 "key_cmd_2=echo key: 2\0" \
230 "key_cmd_3=echo key: 3\0" \
235 "magic_keys=0123\0" \
236 "hwconfig=switch:lan=on,pwl=off,config=0x60100000\0" \
237 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
238 "addmisc=setenv bootargs ${bootargs}\0" \
239 "mtdids=" MTDIDS_DEFAULT "\0" \
240 "mtdparts=" MTDPARTS_DEFAULT "\0" \
245 * U-Boot general configuration
247 #define CONFIG_BOOTFILE "uImage" /* Boot file name */
248 #define CONFIG_SYS_PROMPT "=> " /* Command Prompt */
249 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
250 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
251 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
252 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
253 #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
254 #define CONFIG_VERSION_VARIABLE
255 #define CONFIG_AUTO_COMPLETE
256 #define CONFIG_SYS_HUSH_PARSER
257 #define CONFIG_CMDLINE_EDITING
258 #define CONFIG_SYS_LONGHELP
259 #define CONFIG_CRC32_VERIFY
260 #define CONFIG_MX_CYCLIC
261 #define CONFIG_BOOTDELAY 3
262 #define CONFIG_HWCONFIG
263 #define CONFIG_SHOW_BOOT_PROGRESS
264 #define CONFIG_BOARD_LATE_INIT
269 #include <config_cmd_default.h>
270 #define CONFIG_CMD_ENV
271 #define CONFIG_CMD_ASKENV
272 #define CONFIG_CMD_DHCP
273 #define CONFIG_CMD_DIAG
274 #define CONFIG_CMD_MII
275 #define CONFIG_CMD_PING
276 #define CONFIG_CMD_SAVES
277 #define CONFIG_CMD_MEMORY
278 #define CONFIG_CMD_CACHE
280 #ifdef CONFIG_CMD_BDI
281 #define CONFIG_CLOCKS
284 #ifndef CONFIG_DRIVER_TI_EMAC
285 #undef CONFIG_CMD_NET
286 #undef CONFIG_CMD_DHCP
287 #undef CONFIG_CMD_MII
288 #undef CONFIG_CMD_PING
291 #ifdef CONFIG_USE_NAND
292 #undef CONFIG_CMD_IMLS
293 #define CONFIG_CMD_NAND
295 #define CONFIG_CMD_MTDPARTS
296 #define CONFIG_MTD_DEVICE
297 #define CONFIG_MTD_PARTITIONS
299 #define CONFIG_RBTREE
300 #define CONFIG_CMD_UBI
301 #define CONFIG_CMD_UBIFS
304 #if !defined(CONFIG_USE_NAND) && \
305 !defined(CONFIG_USE_NOR) && \
306 !defined(CONFIG_USE_SPIFLASH)
307 #define CONFIG_ENV_IS_NOWHERE
308 #define CONFIG_SYS_NO_FLASH
309 #define CONFIG_ENV_SIZE (16 << 10)
310 #undef CONFIG_CMD_IMLS
311 #undef CONFIG_CMD_ENV
314 #define CONFIG_SYS_TEXT_BASE 0x60000000
315 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
316 #define CONFIG_SYS_SDRAM_BASE 0xc0000000
317 #define CONFIG_SYS_INIT_SP_ADDR (0x8001ff00)
319 #define CONFIG_VERSION_VARIABLE
320 #define CONFIG_ENV_OVERWRITE
322 #define CONFIG_PREBOOT "echo;" \
323 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
325 #define CONFIG_MISC_INIT_R
327 #define CONFIG_CMC_RESET_PIN 0x04000000
328 #define CONFIG_CMC_RESET_TIMEOUT 3
330 #define CONFIG_HW_WATCHDOG
331 #define CONFIG_SYS_WDTTIMERBASE DAVINCI_TIMER1_BASE
332 #define CONFIG_SYS_WDT_PERIOD_LOW 0x0c000000
333 #define CONFIG_SYS_WDT_PERIOD_HIGH 0x0
335 #define CONFIG_CMD_DATE
336 #define CONFIG_RTC_DAVINCI
340 #define CONFIG_GENERIC_MMC
341 #define CONFIG_DAVINCI_MMC
342 #define CONFIG_MMC_MBLOCK
343 #define CONFIG_DOS_PARTITION
344 #define CONFIG_CMD_FAT
345 #define CONFIG_CMD_MMC
348 #define CONFIG_ENBW_CMC_BOARD_TYPE 57
349 #define CONFIG_ENBW_CMC_HW_ID_BIT0 39
350 #define CONFIG_ENBW_CMC_HW_ID_BIT1 38
351 #define CONFIG_ENBW_CMC_HW_ID_BIT2 35
354 #define CONFIG_OF_LIBFDT
358 #define CONFIG_SYS_DV_CLKMODE 0
359 #define CONFIG_SYS_DA850_PLL0_POSTDIV 0
360 #define CONFIG_SYS_DA850_PLL0_PLLDIV1 0x8000
361 #define CONFIG_SYS_DA850_PLL0_PLLDIV2 0x8001
362 #define CONFIG_SYS_DA850_PLL0_PLLDIV3 0x8002 /* 150MHz */
363 #define CONFIG_SYS_DA850_PLL0_PLLDIV4 0x8003
364 #define CONFIG_SYS_DA850_PLL0_PLLDIV5 0x8002
365 #define CONFIG_SYS_DA850_PLL0_PLLDIV6 CONFIG_SYS_DA850_PLL0_PLLDIV1
366 #define CONFIG_SYS_DA850_PLL0_PLLDIV7 0x8005
368 #define CONFIG_SYS_DA850_PLL1_POSTDIV 1
369 #define CONFIG_SYS_DA850_PLL1_PLLDIV1 0x8000
370 #define CONFIG_SYS_DA850_PLL1_PLLDIV2 0x8001
371 #define CONFIG_SYS_DA850_PLL1_PLLDIV3 0x8002
373 #define CONFIG_SYS_DA850_PLL0_PLLM 18 /* PLL0 -> 456 MHz */
374 #define CONFIG_SYS_DA850_PLL1_PLLM 24 /* PLL1 -> 300 MHz */
377 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
378 DV_DDR_PHY_EXT_STRBEN | \
379 (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
381 #define CONFIG_SYS_DA850_DDR2_SDBCR (0 | \
382 (0 << DV_DDR_SDCR_DDR2TERM1_SHIFT) | \
383 (0 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
384 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
385 (0x1 << DV_DDR_SDCR_DDREN_SHIFT) | \
386 (0x1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
387 (0x1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT) | \
388 (0x1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
389 (0x3 << DV_DDR_SDCR_CL_SHIFT) | \
390 (0x2 << DV_DDR_SDCR_IBANK_SHIFT) | \
391 (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
393 #define CONFIG_SYS_DA850_DDR2_SDBCR2 4 /* 13 row address bits */
396 * freq = 150MHz -> t = 7ns
398 #define CONFIG_SYS_DA850_DDR2_SDTIMR (0 | \
399 (0x0d << DV_DDR_SDTMR1_RFC_SHIFT) | \
400 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
401 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
402 (1 << DV_DDR_SDTMR1_WR_SHIFT) | \
403 (5 << DV_DDR_SDTMR1_RAS_SHIFT) | \
404 (7 << DV_DDR_SDTMR1_RC_SHIFT) | \
405 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
406 (readl(&dv_ddr2_regs_ctrl->sdtimr) & 0x4) | /* Reserved */ \
407 ((2 - 1) << DV_DDR_SDTMR1_WTR_SHIFT))
410 * freq = 150MHz -> t=7ns
412 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (0 | \
413 (readl(&dv_ddr2_regs_ctrl->sdtimr2) & 0x80000000) | /* Reserved */ \
414 (8 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
415 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
416 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
417 (15 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
418 (27 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
419 (0 << DV_DDR_SDTMR2_RTP_SHIFT) | \
420 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
422 #define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000407
423 #define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
424 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
425 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
426 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
427 DAVINCI_SYSCFG_SUSPSRC_EMAC |\
428 DAVINCI_SYSCFG_SUSPSRC_I2C)
430 #define CONFIG_SYS_DA850_CS2CFG (DAVINCI_ABCR_WSETUP(2) | \
431 DAVINCI_ABCR_WSTROBE(6) | \
432 DAVINCI_ABCR_WHOLD(1) | \
433 DAVINCI_ABCR_RSETUP(2) | \
434 DAVINCI_ABCR_RSTROBE(6) | \
435 DAVINCI_ABCR_RHOLD(1) | \
436 DAVINCI_ABCR_ASIZE_16BIT)
438 #define CONFIG_SYS_DA850_CS3CFG (DAVINCI_ABCR_WSETUP(1) | \
439 DAVINCI_ABCR_WSTROBE(2) | \
440 DAVINCI_ABCR_WHOLD(1) | \
441 DAVINCI_ABCR_RSETUP(1) | \
442 DAVINCI_ABCR_RSTROBE(6) | \
443 DAVINCI_ABCR_RHOLD(1) | \
444 DAVINCI_ABCR_ASIZE_8BIT)
447 * NOR Bootconfiguration word:
449 * EMIFA access mode: 16 Bit
451 #define CONFIG_SYS_DV_NOR_BOOT_CFG (0x11)
453 #define CONFIG_POST (CONFIG_SYS_POST_MEMORY)
454 #define CONFIG_POST_EXTERNAL_WORD_FUNCS
455 #define CONFIG_SYS_POST_WORD_ADDR DAVINCI_RTC_BASE
456 #define CONFIG_LOGBUFFER
457 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
459 #define CONFIG_BOOTCOUNT_LIMIT
460 #define CONFIG_SYS_BOOTCOUNT_ADDR DAVINCI_RTC_BASE
462 #define CONFIG_SYS_NAND_U_BOOT_DST 0xc0080000
463 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x60004000
464 #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x70000
465 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
466 #endif /* __CONFIG_H */