3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
5 * SPDX-License-Identifier: GPL-2.0+
11 #define CONFIG_405EP 1 /* this is a PPC405 CPU */
12 #define CONFIG_DLVISION_10G 1 /* on a DLVision-10G board */
14 #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
17 * Include common defines/options for all AMCC eval boards
19 #define CONFIG_HOSTNAME dlvsion-10g
20 #define CONFIG_IDENT_STRING " dlvision-10g 0.06"
21 #include "amcc-common.h"
23 #define CONFIG_BOARD_EARLY_INIT_F
24 #define CONFIG_BOARD_EARLY_INIT_R
25 #define CONFIG_MISC_INIT_R
26 #define CONFIG_LAST_STAGE_INIT
28 #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
30 #undef CONFIG_ZERO_BOOTDELAY_CHECK /* ignore keypress on bootdelay==0 */
35 #define PLLMR0_DEFAULT PLLMR0_266_133_66
36 #define PLLMR1_DEFAULT PLLMR1_266_133_66
38 /* new uImage format support */
39 #define CONFIG_FIT_DISABLE_SHA256
41 #define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
44 * Default environment variables
46 #define CONFIG_EXTRA_ENV_SETTINGS \
48 CONFIG_AMCC_DEF_ENV_POWERPC \
49 CONFIG_AMCC_DEF_ENV_NOR_UPD \
50 "kernel_addr=fc000000\0" \
51 "fdt_addr=fc1e0000\0" \
52 "ramdisk_addr=fc200000\0" \
55 #define CONFIG_PHY_ADDR 4 /* PHY address */
56 #define CONFIG_HAS_ETH0
57 #define CONFIG_HAS_ETH1
58 #define CONFIG_PHY1_ADDR 0xc /* EMAC1 PHY address */
59 #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
62 * Commands additional to the ones defined in amcc-common.h
64 #define CONFIG_CMD_DTT
65 #undef CONFIG_CMD_DIAG
66 #undef CONFIG_CMD_EEPROM
70 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
72 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
74 /* SDRAM timings used in datasheet */
75 #define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
76 #define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
77 #define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
78 #define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
79 #define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
82 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
83 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
84 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
85 * The Linux BASE_BAUD define should match this configuration.
86 * baseBaud = cpuClock/(uartDivisor*16)
87 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
88 * set Linux BASE_BAUD to 403200.
90 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
91 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
92 #undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
93 #define CONFIG_SYS_BASE_BAUD 691200
98 #define CONFIG_SYS_I2C_PPC4XX
99 #define CONFIG_SYS_I2C_PPC4XX_CH0
100 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
101 #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
103 #define CONFIG_SYS_I2C_IHS
104 #define CONFIG_SYS_I2C_IHS_DUAL
105 #define CONFIG_SYS_I2C_IHS_CH0
106 #define CONFIG_SYS_I2C_IHS_SPEED_0 50000
107 #define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
108 #define CONFIG_SYS_I2C_IHS_SPEED_0_1 50000
109 #define CONFIG_SYS_I2C_IHS_SLAVE_0_1 0x7F
110 #define CONFIG_SYS_I2C_IHS_CH1
111 #define CONFIG_SYS_I2C_IHS_SPEED_1 50000
112 #define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
113 #define CONFIG_SYS_I2C_IHS_SPEED_1_1 50000
114 #define CONFIG_SYS_I2C_IHS_SLAVE_1_1 0x7F
116 #define CONFIG_SYS_SPD_BUS_NUM 4
118 /* Temp sensor/hwmon/dtt */
119 #define CONFIG_SYS_DTT_BUS_NUM 4
120 #define CONFIG_DTT_LM63 1 /* National LM63 */
121 #define CONFIG_DTT_SENSORS { 0x4c, 0x4e, 0x18 } /* Sensor addresses */
122 #define CONFIG_DTT_PWM_LOOKUPTABLE \
123 { { 46, 10 }, { 48, 14 }, { 50, 19 }, { 52, 23 },\
124 { 54, 27 }, { 56, 31 }, { 58, 36 }, { 60, 40 } }
125 #define CONFIG_DTT_TACH_LIMIT 0xa10
127 #define CONFIG_SYS_ICS8N3QV01_I2C {1, 3}
128 #define CONFIG_SYS_SIL1178_I2C {0, 2}
129 #define CONFIG_SYS_DP501_I2C {0, 2}
131 /* EBC peripherals */
133 #define CONFIG_SYS_FLASH_BASE 0xFC000000
134 #define CONFIG_SYS_FPGA0_BASE 0x7f100000
135 #define CONFIG_SYS_FPGA1_BASE 0x7f200000
136 #define CONFIG_SYS_LATCH_BASE 0x7f300000
138 #define CONFIG_SYS_FPGA_BASE(k) \
139 (k ? CONFIG_SYS_FPGA1_BASE : CONFIG_SYS_FPGA0_BASE)
141 #define CONFIG_SYS_FPGA_DONE(k) \
142 (k ? 0x2000 : 0x1000)
144 #define CONFIG_SYS_FPGA_COUNT 2
146 #define CONFIG_SYS_FPGA_PTR { \
147 (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, \
148 (struct ihs_fpga *)CONFIG_SYS_FPGA1_BASE }
150 #define CONFIG_SYS_FPGA_COMMON
152 #define CONFIG_SYS_LATCH0_RESET 0xffff
153 #define CONFIG_SYS_LATCH0_BOOT 0xffff
154 #define CONFIG_SYS_LATCH1_RESET 0xffbf
155 #define CONFIG_SYS_LATCH1_BOOT 0xffff
157 #define CONFIG_SYS_FPGA_NO_RFL_HI
162 #define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
163 #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
165 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
167 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
168 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
170 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
171 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
173 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
175 #define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
176 #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
178 #ifdef CONFIG_ENV_IS_IN_FLASH
179 #define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
180 #define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
181 #define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
183 /* Address and size of Redundant Environment Sector */
184 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
185 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
189 * PPC405 GPIO Configuration
191 #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
194 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
195 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
196 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
197 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
198 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
199 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
200 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
201 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
202 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
203 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
204 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
205 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
206 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
207 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
208 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
209 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
210 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
211 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
212 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
213 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
214 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
215 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
216 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
217 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
218 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
219 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
220 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
221 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
222 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
223 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
224 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
225 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
230 * Definitions for initial stack pointer and data area (in data cache)
232 /* use on chip memory (OCM) for temperary stack until sdram is tested */
233 #define CONFIG_SYS_TEMP_STACK_OCM 1
235 /* On Chip Memory location */
236 #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
237 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
238 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
239 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
241 #define CONFIG_SYS_GBL_DATA_OFFSET \
242 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
243 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
246 * External Bus Controller (EBC) Setup
249 /* Memory Bank 0 (NOR-flash) */
250 #define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_ENABLED | \
251 EBC_BXAP_FWT_ENCODE(8) | \
252 EBC_BXAP_BWT_ENCODE(7) | \
253 EBC_BXAP_BCE_DISABLE | \
254 EBC_BXAP_BCT_2TRANS | \
255 EBC_BXAP_CSN_ENCODE(0) | \
256 EBC_BXAP_OEN_ENCODE(2) | \
257 EBC_BXAP_WBN_ENCODE(2) | \
258 EBC_BXAP_WBF_ENCODE(2) | \
259 EBC_BXAP_TH_ENCODE(4) | \
260 EBC_BXAP_RE_DISABLED | \
261 EBC_BXAP_SOR_NONDELAYED | \
262 EBC_BXAP_BEM_WRITEONLY | \
263 EBC_BXAP_PEN_DISABLED)
264 #define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
269 /* Memory Bank 1 (FPGA0) */
270 #define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
271 EBC_BXAP_TWT_ENCODE(5) | \
272 EBC_BXAP_BCE_DISABLE | \
273 EBC_BXAP_BCT_2TRANS | \
274 EBC_BXAP_CSN_ENCODE(0) | \
275 EBC_BXAP_OEN_ENCODE(2) | \
276 EBC_BXAP_WBN_ENCODE(1) | \
277 EBC_BXAP_WBF_ENCODE(1) | \
278 EBC_BXAP_TH_ENCODE(0) | \
279 EBC_BXAP_RE_DISABLED | \
280 EBC_BXAP_SOR_NONDELAYED | \
281 EBC_BXAP_BEM_WRITEONLY | \
282 EBC_BXAP_PEN_DISABLED)
283 #define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA0_BASE) | \
288 /* Memory Bank 2 (FPGA1) */
289 #define CONFIG_SYS_EBC_PB2AP (EBC_BXAP_BME_DISABLED | \
290 EBC_BXAP_TWT_ENCODE(6) | \
291 EBC_BXAP_BCE_DISABLE | \
292 EBC_BXAP_BCT_2TRANS | \
293 EBC_BXAP_CSN_ENCODE(0) | \
294 EBC_BXAP_OEN_ENCODE(2) | \
295 EBC_BXAP_WBN_ENCODE(1) | \
296 EBC_BXAP_WBF_ENCODE(1) | \
297 EBC_BXAP_TH_ENCODE(0) | \
298 EBC_BXAP_RE_DISABLED | \
299 EBC_BXAP_SOR_NONDELAYED | \
300 EBC_BXAP_BEM_WRITEONLY | \
301 EBC_BXAP_PEN_DISABLED)
302 #define CONFIG_SYS_EBC_PB2CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FPGA1_BASE) | \
307 /* Memory Bank 3 (Latches) */
308 #define CONFIG_SYS_EBC_PB3AP (EBC_BXAP_BME_ENABLED | \
309 EBC_BXAP_FWT_ENCODE(8) | \
310 EBC_BXAP_BWT_ENCODE(4) | \
311 EBC_BXAP_BCE_DISABLE | \
312 EBC_BXAP_BCT_2TRANS | \
313 EBC_BXAP_CSN_ENCODE(0) | \
314 EBC_BXAP_OEN_ENCODE(1) | \
315 EBC_BXAP_WBN_ENCODE(1) | \
316 EBC_BXAP_WBF_ENCODE(1) | \
317 EBC_BXAP_TH_ENCODE(2) | \
318 EBC_BXAP_RE_DISABLED | \
319 EBC_BXAP_SOR_NONDELAYED | \
320 EBC_BXAP_BEM_WRITEONLY | \
321 EBC_BXAP_PEN_DISABLED)
322 #define CONFIG_SYS_EBC_PB3CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_LATCH_BASE) | \
330 #define CONFIG_SYS_MPC92469AC
331 #define CONFIG_SYS_OSD_SCREENS CONFIG_SYS_FPGA_COUNT
332 #define CONFIG_SYS_DP501_DIFFERENTIAL
333 #define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
335 #endif /* __CONFIG_H */