2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * (C) Copyright 2005-2007
6 * Modified for InterControl digsyMTC MPC5200 board by
7 * Frank Bodammer, GCD Hard- & Software GmbH,
8 * frank.bodammer@gcd-solutions.de
10 * (C) Copyright 2009 Semihalf
11 * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
13 * See file CREDITS for list of people who contributed to this
16 * This program is free software\; you can redistribute it and/or
17 * modify it under the terms of the GNU General Public License as
18 * published by the Free Software Foundation\; either version 2 of
19 * the License, or (at your option) any later version.
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY\; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
26 * You should have received a copy of the GNU General Public License
27 * along with this program\; if not, write to the Free Software
28 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
36 * High Level Configuration Options
39 #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
40 #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
41 #define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
44 * Valid values for CONFIG_SYS_TEXT_BASE are:
45 * 0xFFF00000 boot high (standard configuration)
47 * 0x00100000 boot from RAM (for testing only)
49 #ifndef CONFIG_SYS_TEXT_BASE
50 #define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
53 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000
55 #define CONFIG_SYS_CACHELINE_SIZE 32
58 * Serial console configuration
60 #define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
61 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
62 #define CONFIG_SYS_BAUDRATE_TABLE \
63 { 9600, 19200, 38400, 57600, 115200, 230400 }
67 * 0x40000000 - 0x4fffffff - PCI Memory
68 * 0x50000000 - 0x50ffffff - PCI IO Space
71 #define CONFIG_PCI_PNP 1
72 #define CONFIG_PCI_SCAN_SHOW 1
74 #define CONFIG_PCI_MEM_BUS 0x40000000
75 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
76 #define CONFIG_PCI_MEM_SIZE 0x10000000
78 #define CONFIG_PCI_IO_BUS 0x50000000
79 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
80 #define CONFIG_PCI_IO_SIZE 0x01000000
85 #define CONFIG_DOS_PARTITION
89 * Command line configuration.
91 #include <config_cmd_default.h>
93 #define CONFIG_CMD_DFL
94 #define CONFIG_CMD_CACHE
95 #define CONFIG_CMD_DATE
96 #define CONFIG_CMD_DHCP
97 #define CONFIG_CMD_DIAG
98 #define CONFIG_CMD_EEPROM
99 #define CONFIG_CMD_ELF
100 #define CONFIG_CMD_EXT2
101 #define CONFIG_CMD_FAT
102 #define CONFIG_CMD_I2C
103 #define CONFIG_CMD_IDE
104 #define CONFIG_CMD_IRQ
105 #define CONFIG_CMD_MII
106 #define CONFIG_CMD_PCI
107 #define CONFIG_CMD_PING
108 #define CONFIG_CMD_REGINFO
109 #define CONFIG_CMD_SAVES
110 #define CONFIG_CMD_SPI
111 #define CONFIG_CMD_USB
113 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
114 #define CONFIG_SYS_LOWBOOT 1
120 #define CONFIG_BOOTDELAY 1
122 #undef CONFIG_BOOTARGS
124 #define CONFIG_EXTRA_ENV_SETTINGS \
125 "fw_image=digsyMPC.img\0" \
126 "mtcb_start=mtc led diag orange; run mtcb_1\0" \
127 "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
128 "do mtc led $x; done\0" \
129 "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
130 "else run mtcb_fw; fi\0" \
131 "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
132 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
133 "mtcb_update=mtc led user1 orange;" \
134 "while mtc key; do ; done; run mtcb_2;\0" \
135 "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
136 "mtcb_usb1=if fatload usb 0 400000 script.img; " \
137 "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
138 "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
139 "then run mtcb_dousb; else run mtcb_ide; fi\0" \
140 "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
141 "run mtcb_wait_flickr mtcb_ds_1;\0" \
142 "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
143 "source 400000; else run mtcb_error; fi\0" \
144 "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
145 "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
146 "else run mtcb_error; fi\0" \
147 "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
148 "run mtcb_checkfw\0" \
149 "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
150 "else run mtcb_error; fi\0" \
151 "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
152 "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
153 "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
154 "mtcb_uledflckr=mtc led user1 orange 11\0" \
155 "mtcb_error=mtc led user1 red\0" \
156 "mtcb_clear=erase ff000000 ff0fffff\0" \
157 "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
158 "mtcb_success=mtc led user1 green\0" \
159 "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
160 "then run mtcb_doide; else run mtcb_error; fi\0" \
161 "mtcb_doide=mtc led user2 green 1;" \
162 "run mtcb_wait_flickr mtcb_di_1;\0" \
163 "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
164 "else run mtcb_error; fi\0" \
165 "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
166 "ramdisk_num_sector=16\0" \
167 "flash_base=ff000000\0" \
168 "flashdisk_size=e00000\0" \
169 "env_sector=fff60000\0" \
170 "flashdisk_start=ff100000\0" \
171 "load_cmd=tftp 400000 digsyMPC.img\0" \
172 "clear_cmd=erase ff000000 ff0fffff\0" \
173 "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
174 "update_cmd=run load_cmd; " \
176 "run clear_cmd flash_cmd; " \
177 "iminfo ff000000\0" \
179 "spi_watchdog=no\0" \
181 "ftps_user1=admin\0" \
182 "ftps_pass1=admin\0" \
186 "plc_sio_baud=57600\0" \
187 "plc_sio_parity=no\0" \
190 "plc_eth_srv=yes\0" \
191 "plc_eth_port=1200\0" \
195 "plc_can1_routing=no\0" \
196 "plc_can1_baudrate=250\0" \
197 "plc_can2_routing=no\0" \
198 "plc_can2_baudrate=250\0" \
199 "plc_can3_routing=no\0" \
200 "plc_can3_baudrate=250\0" \
201 "plc_can4_routing=no\0" \
202 "plc_can4_baudrate=250\0" \
204 "console=ttyPSC0\0" \
205 "kernel_addr_r=400000\0" \
206 "fdt_addr_r=600000\0" \
207 "nfsargs=setenv bootargs root=/dev/nfs rw " \
208 "nfsroot=${serverip}:${rootpath}\0" \
209 "addip=setenv bootargs ${bootargs} " \
210 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
211 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
212 "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
213 "rootpath=/opt/eldk/ppc_6xx\0" \
214 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
215 "tftp ${fdt_addr_r} ${fdt_file};" \
216 "run nfsargs addip addcons;" \
217 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
218 "load=tftp 200000 ${u-boot}\0" \
219 "update=protect off FFF00000 +${filesize};" \
220 "erase FFF00000 +${filesize};" \
221 "cp.b 200000 FFF00000 ${filesize};" \
222 "protect on FFF00000 +${filesize}\0" \
225 #define CONFIG_BOOTCOMMAND "run mtcb_start"
230 #define CONFIG_HARD_SPI 1
231 #define CONFIG_MPC52XX_SPI 1
236 #define CONFIG_HARD_I2C 1
237 #define CONFIG_SYS_I2C_MODULE 1
238 #define CONFIG_SYS_I2C_SPEED 100000
239 #define CONFIG_SYS_I2C_SLAVE 0x7F
242 * EEPROM configuration
244 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
245 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
246 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
247 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
252 #if defined(CONFIG_DIGSY_REV5)
253 #define CONFIG_SYS_I2C_RTC_ADDR 0x56
254 #define CONFIG_RTC_RV3029
255 /* Enable 5k Ohm trickle charge resistor */
256 #define CONFIG_SYS_RV3029_TCR 0x20
258 #define CONFIG_RTC_DS1337
259 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
260 #define CONFIG_SYS_DS1339_TCR_VAL 0xAB /* diode + 4k resistor */
264 * Flash configuration
266 #define CONFIG_SYS_FLASH_CFI 1
267 #define CONFIG_FLASH_CFI_DRIVER 1
269 #if defined(CONFIG_DIGSY_REV5)
270 #define CONFIG_SYS_FLASH_BASE 0xFE000000
271 #define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
272 #define CONFIG_SYS_MAX_FLASH_BANKS 2
273 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
274 CONFIG_SYS_FLASH_BASE_CS1}
275 #define CONFIG_SYS_UPDATE_FLASH_SIZE
276 #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
278 #define CONFIG_SYS_FLASH_BASE 0xFF000000
279 #define CONFIG_SYS_MAX_FLASH_BANKS 1
280 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
283 #define CONFIG_SYS_MAX_FLASH_SECT 256
284 #define CONFIG_FLASH_16BIT
285 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
286 #define CONFIG_SYS_FLASH_SIZE 0x01000000
287 #define CONFIG_SYS_FLASH_ERASE_TOUT 240000
288 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
290 #define CONFIG_OF_LIBFDT 1
291 #define CONFIG_OF_BOARD_SETUP 1
293 #define OF_CPU "PowerPC,5200@0"
294 #define OF_SOC "soc5200@f0000000"
295 #define OF_TBCLK (bd->bi_busfreq / 4)
297 #define CONFIG_BOARD_EARLY_INIT_R
298 #define CONFIG_MISC_INIT_R
301 * Environment settings
303 #define CONFIG_ENV_IS_IN_FLASH 1
304 #if defined(CONFIG_LOWBOOT)
305 #define CONFIG_ENV_ADDR 0xFF060000
306 #else /* CONFIG_LOWBOOT */
307 #define CONFIG_ENV_ADDR 0xFFF60000
308 #endif /* CONFIG_LOWBOOT */
309 #define CONFIG_ENV_SIZE 0x10000
310 #define CONFIG_ENV_SECT_SIZE 0x20000
311 #define CONFIG_ENV_OVERWRITE 1
316 #define CONFIG_SYS_MBAR 0xF0000000
317 #define CONFIG_SYS_SDRAM_BASE 0x00000000
318 #if !defined(CONFIG_SYS_LOWBOOT)
319 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
321 #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
325 * Use SRAM until RAM will be available
327 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
328 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
330 #define CONFIG_SYS_GBL_DATA_OFFSET \
331 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
332 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
334 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
335 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
336 #define CONFIG_SYS_RAMBOOT 1
339 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
340 #define CONFIG_SYS_MALLOC_LEN (4096 << 10)
341 #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
344 * Ethernet configuration
346 #define CONFIG_MPC5xxx_FEC 1
347 #define CONFIG_MPC5xxx_FEC_MII100
348 #define CONFIG_PHY_ADDR 0x00
349 #define CONFIG_PHY_RESET_DELAY 1000
351 #define CONFIG_NETCONSOLE /* include NetConsole support */
355 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
356 * Bit 0 (mask 0x80000000) : 0x1
357 * SPI on Tmr2/3/4/5 pins
358 * Bit 2:3 (mask 0x30000000) : 0x2
359 * ATA cs0/1 on csb_4/5
360 * Bit 6:7 (mask 0x03000000) : 0x2
361 * Ethernet 100Mbit with MD
362 * Bits 12:15 (mask 0x000f0000): 0x5
364 * Bits 18:19 (mask 0x00003000) : 0x2
365 * PSC3 - USB2 on PSC3
366 * Bits 20:23 (mask 0x00000f00) : 0x1
367 * PSC2 - CAN1&2 on PSC2 pins
368 * Bits 25:27 (mask 0x00000070) : 0x1
369 * PSC1 - AC97 functionality
370 * Bits 29:31 (mask 0x00000007) : 0x2
372 #define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
375 * Miscellaneous configurable options
377 #define CONFIG_SYS_LONGHELP
378 #define CONFIG_AUTO_COMPLETE 1
379 #define CONFIG_CMDLINE_EDITING 1
380 #define CONFIG_SYS_PROMPT "=> "
381 #define CONFIG_SYS_HUSH_PARSER
382 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
384 #define CONFIG_AUTOBOOT_KEYED
385 #define CONFIG_AUTOBOOT_PROMPT "autoboot in %d seconds\n", bootdelay
386 #define CONFIG_AUTOBOOT_DELAY_STR " "
388 #define CONFIG_LOOPW 1
389 #define CONFIG_MX_CYCLIC 1
390 #define CONFIG_ZERO_BOOTDELAY_CHECK
392 #define CONFIG_SYS_CBSIZE 1024
393 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
394 #define CONFIG_SYS_MAXARGS 32
395 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
397 #define CONFIG_SYS_ALT_MEMTEST
398 #define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
399 #define CONFIG_SYS_MEMTEST_START 0x00010000
400 #define CONFIG_SYS_MEMTEST_END 0x019fffff
402 #define CONFIG_SYS_LOAD_ADDR 0x00100000
404 #define CONFIG_SYS_HZ 1000
407 * Various low-level settings
409 #define CONFIG_SYS_SDRAM_CS1 1
410 #define CONFIG_SYS_XLB_PIPELINING 1
412 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
413 #define CONFIG_SYS_HID0_FINAL HID0_ICE
415 #if defined(CONFIG_SYS_LOWBOOT)
416 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
417 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
418 #define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
421 #define CONFIG_SYS_CS4_START 0x60000000
422 #define CONFIG_SYS_CS4_SIZE 0x1000
423 #define CONFIG_SYS_CS4_CFG 0x0008FC00
425 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
426 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
427 #define CONFIG_SYS_CS0_CFG 0x0002DD00
429 #if defined(CONFIG_DIGSY_REV5)
430 #define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
431 #define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
432 #define CONFIG_SYS_CS1_CFG 0x0002DD00
435 #define CONFIG_SYS_CS_BURST 0x00000000
436 #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
438 #if !defined(CONFIG_SYS_LOWBOOT)
439 #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
441 #define CONFIG_SYS_RESET_ADDRESS 0xff000100
447 #define CONFIG_USB_OHCI_NEW
448 #define CONFIG_SYS_OHCI_BE_CONTROLLER
449 #define CONFIG_USB_STORAGE
451 #define CONFIG_USB_CLOCK 0x00013333
452 #define CONFIG_USB_CONFIG 0x00002000
454 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
455 #define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
456 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
457 #define CONFIG_SYS_USB_OHCI_CPU_INIT
462 #define CONFIG_IDE_RESET
463 #define CONFIG_IDE_PREINIT
465 #define CONFIG_SYS_ATA_CS_ON_I2C2
466 #define CONFIG_SYS_IDE_MAXBUS 1
467 #define CONFIG_SYS_IDE_MAXDEVICE 1
469 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
470 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
471 #define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
472 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
473 #define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
474 #define CONFIG_SYS_ATA_STRIDE 4
476 #define CONFIG_ATAPI 1
477 #define CONFIG_LBA48 1
479 #endif /* __CONFIG_H */