config: Drop CONFIG_CONSOLE_DEV
[platform/kernel/u-boot.git] / include / configs / digsy_mtc.h
1 /*
2  * (C) Copyright 2003-2004
3  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4  *
5  * (C) Copyright 2005-2007
6  * Modified for InterControl digsyMTC MPC5200 board by
7  * Frank Bodammer, GCD Hard- & Software GmbH,
8  *                 frank.bodammer@gcd-solutions.de
9  *
10  * (C) Copyright 2009 Semihalf
11  * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12  *
13  * SPDX-License-Identifier:     GPL-2.0+
14  */
15
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18
19 /*
20  * High Level Configuration Options
21  */
22
23 #define CONFIG_MPC5200          1       /* This is an MPC5200 CPU */
24 #define CONFIG_DIGSY_MTC        1       /* ... on InterControl digsyMTC board */
25
26 /*
27  * Valid values for CONFIG_SYS_TEXT_BASE are:
28  * 0xFFF00000   boot high (standard configuration)
29  * 0xFE000000   boot low
30  * 0x00100000   boot from RAM (for testing only)
31  */
32 #ifndef CONFIG_SYS_TEXT_BASE
33 #define CONFIG_SYS_TEXT_BASE    0xFFF00000      /* Standard: boot high */
34 #endif
35
36 #define CONFIG_SYS_MPC5XXX_CLKIN        33000000
37
38 #define CONFIG_SYS_CACHELINE_SIZE       32
39
40 /*
41  * Serial console configuration
42  */
43 #define CONFIG_PSC_CONSOLE      4       /* console is on PSC4  */
44 #define CONFIG_BAUDRATE         115200  /* ... at 115200  bps  */
45 #define CONFIG_SYS_BAUDRATE_TABLE       \
46         { 9600, 19200, 38400, 57600, 115200, 230400 }
47
48 /*
49  * PCI Mapping:
50  * 0x40000000 - 0x4fffffff - PCI Memory
51  * 0x50000000 - 0x50ffffff - PCI IO Space
52  */
53 #define CONFIG_PCI              1
54 #define CONFIG_PCI_PNP          1
55 #define CONFIG_PCI_SCAN_SHOW    1
56 #define CONFIG_PCI_BOOTDELAY    250
57
58 #define CONFIG_PCI_MEM_BUS      0x40000000
59 #define CONFIG_PCI_MEM_PHYS     CONFIG_PCI_MEM_BUS
60 #define CONFIG_PCI_MEM_SIZE     0x10000000
61
62 #define CONFIG_PCI_IO_BUS       0x50000000
63 #define CONFIG_PCI_IO_PHYS      CONFIG_PCI_IO_BUS
64 #define CONFIG_PCI_IO_SIZE      0x01000000
65
66 /*
67  *  Partitions
68  */
69 #define CONFIG_DOS_PARTITION
70 #define CONFIG_BZIP2
71
72 /*
73  * Video
74  */
75
76 #ifdef CONFIG_VIDEO
77 #define CONFIG_VIDEO_MB862xx
78 #define CONFIG_VIDEO_MB862xx_ACCEL
79 #define CONFIG_VIDEO_CORALP
80 #define CONFIG_CFB_CONSOLE
81 #define CONFIG_VIDEO_LOGO
82 #define CONFIG_VIDEO_BMP_LOGO
83 #define CONFIG_VIDEO_SW_CURSOR
84 #define CONFIG_VGA_AS_SINGLE_DEVICE
85 #define CONFIG_SPLASH_SCREEN
86 #define CONFIG_VIDEO_BMP_GZIP
87 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE  (2 << 20)       /* decompressed img */
88
89 /* Coral-PA clock frequency, geo and other both 133MHz */
90 #define CONFIG_SYS_MB862xx_CCF  0x00050000
91 /* Video SDRAM parameters */
92 #define CONFIG_SYS_MB862xx_MMR  0x11d7fa72
93 #endif
94
95 /*
96  * Command line configuration.
97  */
98 #ifdef CONFIG_VIDEO
99 #define CONFIG_CMD_BMP
100 #endif
101 #define CONFIG_CMD_DATE
102 #define CONFIG_CMD_DIAG
103 #define CONFIG_CMD_EEPROM
104 #define CONFIG_CMD_IDE
105 #define CONFIG_CMD_IRQ
106 #define CONFIG_CMD_PCI
107 #define CONFIG_CMD_REGINFO
108 #define CONFIG_CMD_SAVES
109
110 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
111 #define CONFIG_SYS_LOWBOOT      1
112 #endif
113
114 /*
115  * Autobooting
116  */
117
118 #undef  CONFIG_BOOTARGS
119
120 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
121         "fw_image=digsyMPC.img\0"                                       \
122         "mtcb_start=mtc led diag orange; run mtcb_1\0"                  \
123         "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; "           \
124                 "do mtc led $x; done\0"                                 \
125         "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; "       \
126                 "else run mtcb_fw; fi\0"                                \
127         "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; "           \
128                 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0"   \
129         "mtcb_update=mtc led user1 orange;"                             \
130                 "while mtc key; do ; done; run mtcb_2;\0"               \
131         "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0"     \
132         "mtcb_usb1=if fatload usb 0 400000 script.img; "                \
133                 "then run mtcb_doscript; else run mtcb_usb2; fi\0"      \
134         "mtcb_usb2=if fatload usb 0 400000 $fw_image; "                 \
135                 "then run mtcb_dousb; else run mtcb_ide; fi\0"          \
136         "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; "      \
137                 "run mtcb_wait_flickr mtcb_ds_1;\0"                     \
138         "mtcb_ds_1=if imi 400000; then mtc led usbbusy; "               \
139                 "source 400000; else run mtcb_error; fi\0"              \
140         "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0"     \
141         "mtcb_du_1=if imi 400000; then run mtcb_du_2; "                 \
142                 "else run mtcb_error; fi\0"                             \
143         "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; "         \
144                 "run mtcb_checkfw\0"                                    \
145         "mtcb_checkfw=if imi ff000000; then run mtcb_success; "         \
146                 "else run mtcb_error; fi\0"                             \
147         "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
148         "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0"            \
149         "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
150         "mtcb_uledflckr=mtc led user1 orange 11\0"                      \
151         "mtcb_error=mtc led user1 red\0"                                \
152         "mtcb_clear=erase ff000000 ff0fffff\0"                          \
153         "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0"                  \
154         "mtcb_success=mtc led user1 green\0"                            \
155         "mtcb_ide=if fatload ide 0 400000 $fw_image;"                   \
156                 "then run mtcb_doide; else run mtcb_error; fi\0"        \
157         "mtcb_doide=mtc led user2 green 1;"                             \
158                 "run mtcb_wait_flickr mtcb_di_1;\0"                     \
159         "mtcb_di_1=if imi 400000; then run mtcb_di_2;"                  \
160                 "else run mtcb_error; fi\0"                             \
161         "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0"        \
162         "ramdisk_num_sector=16\0"                                       \
163         "flash_base=ff000000\0"                                         \
164         "flashdisk_size=e00000\0"                                       \
165         "env_sector=fff60000\0"                                         \
166         "flashdisk_start=ff100000\0"                                    \
167         "load_cmd=tftp 400000 digsyMPC.img\0"                           \
168         "clear_cmd=erase ff000000 ff0fffff\0"                           \
169         "flash_cmd=cp.b 400000 ff000000 ${filesize}\0"                  \
170         "update_cmd=run load_cmd; "                                     \
171         "iminfo 400000; "                                               \
172         "run clear_cmd flash_cmd; "                                     \
173         "iminfo ff000000\0"                                             \
174         "spi_driver=yes\0"                                              \
175         "spi_watchdog=no\0"                                             \
176         "ftps_start=yes\0"                                              \
177         "ftps_user1=admin\0"                                            \
178         "ftps_pass1=admin\0"                                            \
179         "ftps_base1=/\0"                                                \
180         "ftps_home1=/\0"                                                \
181         "plc_sio_srv=no\0"                                              \
182         "plc_sio_baud=57600\0"                                          \
183         "plc_sio_parity=no\0"                                           \
184         "plc_sio_stop=1\0"                                              \
185         "plc_sio_com=2\0"                                               \
186         "plc_eth_srv=yes\0"                                             \
187         "plc_eth_port=1200\0"                                           \
188         "plc_root=/ide/\0"                                              \
189         "diag_level=0\0"                                                \
190         "webvisu=no\0"                                                  \
191         "plc_can1_routing=no\0"                                         \
192         "plc_can1_baudrate=250\0"                                       \
193         "plc_can2_routing=no\0"                                         \
194         "plc_can2_baudrate=250\0"                                       \
195         "plc_can3_routing=no\0"                                         \
196         "plc_can3_baudrate=250\0"                                       \
197         "plc_can4_routing=no\0"                                         \
198         "plc_can4_baudrate=250\0"                                       \
199         "netdev=eth0\0"                                                 \
200         "console=ttyPSC0\0"                                             \
201         "kernel_addr_r=400000\0"                                        \
202         "fdt_addr_r=600000\0"                                           \
203         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
204         "nfsroot=${serverip}:${rootpath}\0"                             \
205         "addip=setenv bootargs ${bootargs} "                            \
206         "ip=${ipaddr}:${serverip}:${gatewayip}:"                        \
207         "${netmask}:${hostname}:${netdev}:off panic=1\0"                \
208         "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
209         "rootpath=/opt/eldk/ppc_6xx\0"                                  \
210         "net_nfs=tftp ${kernel_addr_r} ${bootfile};"                    \
211                 "tftp ${fdt_addr_r} ${fdt_file};"                       \
212                 "run nfsargs addip addcons;"                            \
213                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
214         "load=tftp 200000 ${u-boot}\0"                                  \
215         "update=protect off FFF00000 +${filesize};"                     \
216                 "erase FFF00000 +${filesize};"                          \
217                 "cp.b 200000 FFF00000 ${filesize};"                     \
218                 "protect on FFF00000 +${filesize}\0"                    \
219         ""
220
221 #define CONFIG_BOOTCOMMAND      "run mtcb_start"
222
223 /*
224  * SPI configuration
225  */
226 #define CONFIG_HARD_SPI         1
227 #define CONFIG_MPC52XX_SPI      1
228
229 /*
230  * I2C configuration
231  */
232 #define CONFIG_HARD_I2C         1
233 #define CONFIG_SYS_I2C_MODULE   1
234 #define CONFIG_SYS_I2C_SPEED    100000
235 #define CONFIG_SYS_I2C_SLAVE    0x7F
236
237 /*
238  * EEPROM configuration
239  */
240 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x50    /* 1010000x */
241 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
242 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
243 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   70
244
245 /*
246  * RTC configuration
247  */
248 #if defined(CONFIG_DIGSY_REV5)
249 #define CONFIG_SYS_I2C_RTC_ADDR 0x56
250 #define CONFIG_RTC_RV3029
251 /* Enable 5k Ohm trickle charge resistor */
252 #define CONFIG_SYS_RV3029_TCR   0x20
253 #else
254 #define CONFIG_RTC_DS1337
255 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
256 #define CONFIG_SYS_DS1339_TCR_VAL       0xAB    /* diode + 4k resistor */
257 #endif
258
259 /*
260  * Flash configuration
261  */
262 #define CONFIG_SYS_FLASH_CFI            1
263 #define CONFIG_FLASH_CFI_DRIVER 1
264
265 #if defined(CONFIG_DIGSY_REV5)
266 #define CONFIG_SYS_FLASH_BASE           0xFE000000
267 #define CONFIG_SYS_FLASH_BASE_CS1       0xFC000000
268 #define CONFIG_SYS_MAX_FLASH_BANKS      2
269 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE, \
270                                         CONFIG_SYS_FLASH_BASE_CS1}
271 #define CONFIG_SYS_UPDATE_FLASH_SIZE
272 #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
273 #else
274 #define CONFIG_SYS_FLASH_BASE           0xFF000000
275 #define CONFIG_SYS_MAX_FLASH_BANKS      1
276 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE }
277 #endif
278
279 #define CONFIG_SYS_MAX_FLASH_SECT       256
280 #define CONFIG_FLASH_16BIT
281 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
282 #define CONFIG_SYS_FLASH_SIZE   0x01000000
283 #define CONFIG_SYS_FLASH_ERASE_TOUT     240000
284 #define CONFIG_SYS_FLASH_WRITE_TOUT     500
285
286 #define OF_CPU                  "PowerPC,5200@0"
287 #define OF_SOC                  "soc5200@f0000000"
288 #define OF_TBCLK                (bd->bi_busfreq / 4)
289
290 #define CONFIG_BOARD_EARLY_INIT_R
291 #define CONFIG_MISC_INIT_R
292
293 /*
294  * Environment settings
295  */
296 #define CONFIG_ENV_IS_IN_FLASH  1
297 #if defined(CONFIG_LOWBOOT)
298 #define CONFIG_ENV_ADDR         0xFF060000
299 #else   /* CONFIG_LOWBOOT */
300 #define CONFIG_ENV_ADDR         0xFFF60000
301 #endif  /* CONFIG_LOWBOOT */
302 #define CONFIG_ENV_SIZE         0x10000
303 #define CONFIG_ENV_SECT_SIZE    0x20000
304 #define CONFIG_ENV_OVERWRITE    1
305
306 /*
307  * Memory map
308  */
309 #define CONFIG_SYS_MBAR         0xF0000000
310 #define CONFIG_SYS_SDRAM_BASE           0x00000000
311 #if !defined(CONFIG_SYS_LOWBOOT)
312 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
313 #else
314 #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
315 #endif
316
317 /*
318  *  Use SRAM until RAM will be available
319  */
320 #define CONFIG_SYS_INIT_RAM_ADDR        MPC5XXX_SRAM
321 #define CONFIG_SYS_INIT_RAM_SIZE                MPC5XXX_SRAM_SIZE
322
323 #define CONFIG_SYS_GBL_DATA_OFFSET      \
324         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
325 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
326
327 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
328 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
329 #define CONFIG_SYS_RAMBOOT              1
330 #endif
331
332 #define CONFIG_SYS_MONITOR_LEN  (256 << 10)
333 #define CONFIG_SYS_MALLOC_LEN   (4096 << 10)
334 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)
335
336 /*
337  * Ethernet configuration
338  */
339 #define CONFIG_MPC5xxx_FEC      1
340 #define CONFIG_MPC5xxx_FEC_MII100
341 #if defined(CONFIG_DIGSY_REV5)
342 #define CONFIG_PHY_ADDR         0x01
343 #else
344 #define CONFIG_PHY_ADDR         0x00
345 #endif
346 #define CONFIG_PHY_RESET_DELAY  1000
347
348 #define CONFIG_NETCONSOLE               /* include NetConsole support   */
349
350 /*
351  * GPIO configuration
352  * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
353  *  Bit 0   (mask 0x80000000) : 0x1
354  * SPI on Tmr2/3/4/5 pins
355  *  Bit 2:3 (mask 0x30000000) : 0x2
356  * ATA cs0/1 on csb_4/5
357  *  Bit 6:7 (mask 0x03000000) : 0x2
358  * Ethernet 100Mbit with MD
359  *  Bits 12:15 (mask 0x000f0000): 0x5
360  * USB - Two UARTs
361  *  Bits 18:19 (mask 0x00003000) : 0x2
362  * PSC3 - USB2 on PSC3
363  *  Bits 20:23 (mask 0x00000f00) : 0x1
364  * PSC2 - CAN1&2 on PSC2 pins
365  *  Bits 25:27 (mask 0x00000070) : 0x1
366  * PSC1 - AC97 functionality
367  *  Bits 29:31 (mask 0x00000007) : 0x2
368  */
369 #define CONFIG_SYS_GPS_PORT_CONFIG      0xA2552112
370
371 /*
372  * Miscellaneous configurable options
373  */
374 #define CONFIG_SYS_LONGHELP
375 #define CONFIG_AUTO_COMPLETE    1
376 #define CONFIG_CMDLINE_EDITING  1
377
378 #define CONFIG_MX_CYCLIC        1
379
380 #define CONFIG_SYS_CBSIZE               1024
381 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
382 #define CONFIG_SYS_MAXARGS              32
383 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
384
385 #define CONFIG_SYS_ALT_MEMTEST
386 #define CONFIG_SYS_MEMTEST_SCRATCH      0x00001000
387 #define CONFIG_SYS_MEMTEST_START        0x00010000
388 #define CONFIG_SYS_MEMTEST_END          0x019fffff
389
390 #define CONFIG_SYS_LOAD_ADDR            0x00100000
391
392 /*
393  * Various low-level settings
394  */
395 #define CONFIG_SYS_SDRAM_CS1            1
396 #define CONFIG_SYS_XLB_PIPELINING       1
397
398 #define CONFIG_SYS_HID0_INIT            HID0_ICE | HID0_ICFI
399 #define CONFIG_SYS_HID0_FINAL           HID0_ICE
400
401 #if defined(CONFIG_SYS_LOWBOOT)
402 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
403 #define CONFIG_SYS_BOOTCS_SIZE          CONFIG_SYS_FLASH_SIZE
404 #define CONFIG_SYS_BOOTCS_CFG           0x0002DD00
405 #endif
406
407 #define CONFIG_SYS_CS4_START            0x60000000
408 #define CONFIG_SYS_CS4_SIZE             0x1000
409 #define CONFIG_SYS_CS4_CFG              0x0008FC00
410
411 #define CONFIG_SYS_CS0_START            CONFIG_SYS_FLASH_BASE
412 #define CONFIG_SYS_CS0_SIZE             CONFIG_SYS_FLASH_SIZE
413 #define CONFIG_SYS_CS0_CFG              0x0002DD00
414
415 #if defined(CONFIG_DIGSY_REV5)
416 #define CONFIG_SYS_CS1_START            CONFIG_SYS_FLASH_BASE_CS1
417 #define CONFIG_SYS_CS1_SIZE             CONFIG_SYS_FLASH_SIZE
418 #define CONFIG_SYS_CS1_CFG              0x0002DD00
419 #endif
420
421 #define CONFIG_SYS_CS_BURST             0x00000000
422 #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
423
424 #if !defined(CONFIG_SYS_LOWBOOT)
425 #define CONFIG_SYS_RESET_ADDRESS        0xfff00100
426 #else
427 #define CONFIG_SYS_RESET_ADDRESS        0xff000100
428 #endif
429
430 /*
431  * USB
432  */
433 #define CONFIG_USB_OHCI_NEW
434 #define CONFIG_SYS_OHCI_BE_CONTROLLER
435
436 #define CONFIG_USB_CLOCK        0x00013333
437 #define CONFIG_USB_CONFIG       0x00002000
438
439 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
440 #define CONFIG_SYS_USB_OHCI_REGS_BASE   MPC5XXX_USB
441 #define CONFIG_SYS_USB_OHCI_SLOT_NAME   "mpc5200"
442 #define CONFIG_SYS_USB_OHCI_CPU_INIT
443
444 /*
445  * IDE/ATA
446  */
447 #define CONFIG_IDE_RESET
448 #define CONFIG_IDE_PREINIT
449
450 #define CONFIG_SYS_ATA_CS_ON_I2C2
451 #define CONFIG_SYS_IDE_MAXBUS           1
452 #define CONFIG_SYS_IDE_MAXDEVICE        1
453
454 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
455 #define CONFIG_SYS_ATA_BASE_ADDR        MPC5XXX_ATA
456 #define CONFIG_SYS_ATA_DATA_OFFSET      (0x0060)
457 #define CONFIG_SYS_ATA_REG_OFFSET       (CONFIG_SYS_ATA_DATA_OFFSET)
458 #define CONFIG_SYS_ATA_ALT_OFFSET       (0x005C)
459 #define CONFIG_SYS_ATA_STRIDE           4
460
461 #define CONFIG_ATAPI            1
462 #define CONFIG_LBA48            1
463
464 #endif /* __CONFIG_H */