1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * DHCOM DH-iMX6 PDK board configuration
5 * Copyright (C) 2017 Marek Vasut <marex@denx.de>
8 #ifndef __DH_IMX6_CONFIG_H
9 #define __DH_IMX6_CONFIG_H
11 #include <asm/arch/imx-regs.h>
13 #include "mx6_common.h"
17 * 0x00_0000-0x00_ffff ... U-Boot SPL
18 * 0x01_0000-0x0f_ffff ... U-Boot
19 * 0x10_0000-0x10_ffff ... U-Boot env #1
20 * 0x11_0000-0x11_ffff ... U-Boot env #2
21 * 0x12_0000-0x1f_ffff ... UNUSED
25 #include "imx6_spl.h" /* common IMX6 SPL configuration */
26 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x11400
27 #define CONFIG_SPL_TARGET "u-boot-with-spl.imx"
29 /* Miscellaneous configurable options */
31 #define CONFIG_CMDLINE_TAG
32 #define CONFIG_SETUP_MEMORY_TAGS
33 #define CONFIG_INITRD_TAG
34 #define CONFIG_REVISION_TAG
38 /* Size of malloc() pool */
39 #define CONFIG_SYS_MALLOC_LEN (4 * SZ_1M)
42 #define CONFIG_SYS_BOOTCOUNT_BE
45 #define IMX_FEC_BASE ENET_BASE_ADDR
46 #define CONFIG_FEC_XCV_TYPE RMII
47 #define CONFIG_ETHPRIME "FEC"
48 #define CONFIG_FEC_MXC_PHYADDR 0
49 #define CONFIG_ARP_TIMEOUT 200UL
52 #define CONFIG_FSL_USDHC
53 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
54 #define CONFIG_SYS_FSL_USDHC_NUM 3
55 #define CONFIG_SYS_MMC_ENV_DEV 2 /* 1 = SDHC3, 2 = SDHC4 (eMMC) */
60 /* SPI Flash Configs */
61 #if defined(CONFIG_SPL_BUILD)
63 #undef CONFIG_DM_SPI_FLASH
64 #undef CONFIG_SPI_FLASH_MTD
68 #define CONFIG_MXC_UART
69 #define CONFIG_MXC_UART_BASE UART1_BASE
70 #define CONFIG_BAUDRATE 115200
74 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
75 #define CONFIG_USB_HOST_ETHER
76 #define CONFIG_USB_ETHER_ASIX
77 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
78 #define CONFIG_MXC_USB_FLAGS 0
79 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2 /* Enabled USB controller number */
81 /* USB Gadget (DFU, UMS) */
82 #if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
83 #define CONFIG_SYS_DFU_DATA_BUF_SIZE (16 * 1024 * 1024)
84 #define DFU_DEFAULT_POLL_TIMEOUT 300
87 #define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
88 #define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
93 #define CONFIG_WATCHDOG_TIMEOUT_MSECS 60000
95 /* allow to overwrite serial and ethaddr */
96 #define CONFIG_ENV_OVERWRITE
98 #define CONFIG_LOADADDR 0x12000000
99 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
101 #ifndef CONFIG_SPL_BUILD
102 #define CONFIG_EXTRA_ENV_SETTINGS \
103 "console=ttymxc0,115200\0" \
104 "fdt_addr=0x18000000\0" \
105 "fdt_high=0xffffffff\0" \
106 "initrd_high=0xffffffff\0" \
107 "kernel_addr_r=0x10008000\0" \
108 "fdt_addr_r=0x13000000\0" \
109 "ramdisk_addr_r=0x18000000\0" \
110 "scriptaddr=0x14000000\0" \
111 "fdtfile=imx6q-dhcom-pdk2.dtb\0"\
114 #define CONFIG_BOOTCOMMAND "run distro_bootcmd"
116 #define BOOT_TARGET_DEVICES(func) \
120 func(SATA, sata, 0) \
123 #include <config_distro_bootcmd.h>
126 /* Physical Memory Map */
127 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
129 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
130 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
131 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
133 #define CONFIG_SYS_INIT_SP_OFFSET \
134 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
136 #define CONFIG_SYS_INIT_SP_ADDR \
137 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
139 #define CONFIG_SYS_MEMTEST_START 0x10000000
140 #define CONFIG_SYS_MEMTEST_END 0x20000000
141 #define CONFIG_SYS_MEMTEST_SCRATCH 0x10800000
144 #define CONFIG_ENV_SIZE (16 * 1024)
145 #define CONFIG_SYS_REDUNDAND_ENVIRONMENT
147 #if defined(CONFIG_ENV_IS_IN_SPI_FLASH)
148 #define CONFIG_ENV_OFFSET (1024 * 1024)
149 #define CONFIG_ENV_SECT_SIZE (64 * 1024)
150 #define CONFIG_ENV_OFFSET_REDUND \
151 (CONFIG_ENV_OFFSET + CONFIG_ENV_SECT_SIZE)
152 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
155 #endif /* __DH_IMX6_CONFIG_H */