e02793dd500a05b4c895fcbf7605f447ed835fdf
[platform/kernel/u-boot.git] / include / configs / devkit8000.h
1 /*
2  * (C) Copyright 2006-2008
3  * Texas Instruments.
4  * Richard Woodruff <r-woodruff2@ti.com>
5  * Syed Mohammed Khasim <x0khasim@ti.com>
6  *
7  * (C) Copyright 2009
8  * Frederik Kriewitz <frederik@kriewitz.eu>
9  *
10  * Configuration settings for the DevKit8000 board.
11  *
12  * See file CREDITS for list of people who contributed to this
13  * project.
14  *
15  * This program is free software; you can redistribute it and/or
16  * modify it under the terms of the GNU General Public License as
17  * published by the Free Software Foundation; either version 2 of
18  * the License, or (at your option) any later version.
19  *
20  * This program is distributed in the hope that it will be useful,
21  * but WITHOUT ANY WARRANTY; without even the implied warranty of
22  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
23  * GNU General Public License for more details.
24  *
25  * You should have received a copy of the GNU General Public License
26  * along with this program; if not, write to the Free Software
27  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28  * MA 02111-1307 USA
29  */
30
31 #ifndef __CONFIG_H
32 #define __CONFIG_H
33
34 /* High Level Configuration Options */
35 #define CONFIG_ARMV7            1       /* This is an ARM V7 CPU core */
36 #define CONFIG_OMAP             1       /* in a TI OMAP core */
37 #define CONFIG_OMAP34XX         1       /* which is a 34XX */
38 #define CONFIG_OMAP3430         1       /* which is in a 3430 */
39 #define CONFIG_OMAP3_DEVKIT8000 1       /* working with DevKit8000 */
40
41 #define CONFIG_SYS_TEXT_BASE    0x80008000
42
43 #define CONFIG_SDRC     /* The chip has SDRC controller */
44
45 #include <asm/arch/cpu.h>               /* get chip and board defs */
46 #include <asm/arch/omap3.h>
47
48 /* Display CPU and Board information */
49 #define CONFIG_DISPLAY_CPUINFO          1
50 #define CONFIG_DISPLAY_BOARDINFO        1
51
52 /* Clock Defines */
53 #define V_OSCK                          26000000        /* Clock output from T2 */
54 #define V_SCLK                          (V_OSCK >> 1)
55
56 #undef CONFIG_USE_IRQ                   /* no support for IRQs */
57 #define CONFIG_MISC_INIT_R
58
59 #define CONFIG_CMDLINE_TAG              1       /* enable passing of ATAGs */
60 #define CONFIG_SETUP_MEMORY_TAGS        1
61 #define CONFIG_INITRD_TAG               1
62 #define CONFIG_REVISION_TAG             1
63
64 #define CONFIG_OF_LIBFDT                1
65
66 /* Size of malloc() pool */
67 #define CONFIG_ENV_SIZE                 (128 << 10)     /* 128 KiB */
68                                                 /* Sector */
69 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + (128 << 10))
70                                                 /* initial data */
71
72 /* Hardware drivers */
73
74 /* DDR - I use Micron DDR */
75 #define CONFIG_OMAP3_MICRON_DDR         1
76
77 /* DM9000 */
78 #define CONFIG_NET_MULTI                1
79 #define CONFIG_NET_RETRY_COUNT          20
80 #define CONFIG_DRIVER_DM9000            1
81 #define CONFIG_DM9000_BASE              0x2c000000
82 #define DM9000_IO                       CONFIG_DM9000_BASE
83 #define DM9000_DATA                     (CONFIG_DM9000_BASE + 0x400)
84 #define CONFIG_DM9000_USE_16BIT         1
85 #define CONFIG_DM9000_NO_SROM           1
86 #undef  CONFIG_DM9000_DEBUG
87
88 /* NS16550 Configuration */
89 #define CONFIG_SYS_NS16550
90 #define CONFIG_SYS_NS16550_SERIAL
91 #define CONFIG_SYS_NS16550_REG_SIZE     (-4)
92 #define CONFIG_SYS_NS16550_CLK          48000000 /* 48MHz (APLL96/2) */
93
94 /* select serial console configuration */
95 #define CONFIG_CONS_INDEX               3
96 #define CONFIG_SYS_NS16550_COM3         OMAP34XX_UART3
97 #define CONFIG_SERIAL3                  3
98 #define CONFIG_BAUDRATE                 115200
99 #define CONFIG_SYS_BAUDRATE_TABLE       {4800, 9600, 19200, 38400, 57600,\
100                                         115200}
101
102 /* MMC */
103 #define CONFIG_MMC                      1
104 #define CONFIG_OMAP3_MMC                1
105 #define CONFIG_DOS_PARTITION            1
106
107 /* I2C */
108 #define CONFIG_HARD_I2C                 1
109 #define CONFIG_SYS_I2C_SPEED            100000
110 #define CONFIG_SYS_I2C_SLAVE            1
111 #define CONFIG_SYS_I2C_BUS              0
112 #define CONFIG_SYS_I2C_BUS_SELECT       1
113 #define CONFIG_DRIVER_OMAP34XX_I2C      1
114
115 /* TWL4030 */
116 #define CONFIG_TWL4030_POWER            1
117 #define CONFIG_TWL4030_LED              1
118
119 /* Board NAND Info */
120 #define CONFIG_SYS_NO_FLASH             /* no NOR flash */
121 #define CONFIG_MTD_DEVICE               /* needed for mtdparts commands */
122 #define MTDIDS_DEFAULT                  "nand0=nand"
123 #define MTDPARTS_DEFAULT                "mtdparts=nand:" \
124                                                 "512k(x-loader)," \
125                                                 "1920k(u-boot)," \
126                                                 "128k(u-boot-env)," \
127                                                 "4m(kernel)," \
128                                                 "-(fs)"
129
130 #define CONFIG_NAND_OMAP_GPMC
131 #define CONFIG_SYS_NAND_ADDR            NAND_BASE       /* physical address */
132                                                         /* to access nand */
133 #define CONFIG_SYS_NAND_BASE            NAND_BASE       /* physical address */
134                                                         /* to access nand at */
135                                                         /* CS0 */
136 #define GPMC_NAND_ECC_LP_x16_LAYOUT     1
137
138 #define CONFIG_SYS_MAX_NAND_DEVICE      1               /* Max number of NAND */
139                                                         /* devices */
140 #define CONFIG_JFFS2_NAND
141 /* nand device jffs2 lives on */
142 #define CONFIG_JFFS2_DEV                "nand0"
143 /* start of jffs2 partition */
144 #define CONFIG_JFFS2_PART_OFFSET        0x680000
145 #define CONFIG_JFFS2_PART_SIZE          0xf980000       /* size of jffs2 */
146                                                         /* partition */
147
148 /* commands to include */
149 #include <config_cmd_default.h>
150
151 #define CONFIG_CMD_DHCP                 /* DHCP support                 */
152 #define CONFIG_CMD_EXT2                 /* EXT2 Support                 */
153 #define CONFIG_CMD_FAT                  /* FAT support                  */
154 #define CONFIG_CMD_I2C                  /* I2C serial bus support       */
155 #define CONFIG_CMD_JFFS2                /* JFFS2 Support                */
156 #define CONFIG_CMD_MMC                  /* MMC support                  */
157 #define CONFIG_CMD_MTDPARTS             /* Enable MTD parts commands    */
158 #define CONFIG_CMD_NAND                 /* NAND support                 */
159 #define CONFIG_CMD_NAND_LOCK_UNLOCK     /* nand (un)lock commands       */
160
161 #undef CONFIG_CMD_FPGA                  /* FPGA configuration Support   */
162 #undef CONFIG_CMD_IMI                   /* iminfo                       */
163
164 /* BOOTP/DHCP options */
165 #define CONFIG_BOOTP_SUBNETMASK
166 #define CONFIG_BOOTP_GATEWAY
167 #define CONFIG_BOOTP_HOSTNAME
168 #define CONFIG_BOOTP_NISDOMAIN
169 #define CONFIG_BOOTP_BOOTPATH
170 #define CONFIG_BOOTP_BOOTFILESIZE
171 #define CONFIG_BOOTP_DNS
172 #define CONFIG_BOOTP_DNS2
173 #define CONFIG_BOOTP_SEND_HOSTNAME
174 #define CONFIG_BOOTP_NTPSERVER
175 #define CONFIG_BOOTP_TIMEOFFSET
176 #undef CONFIG_BOOTP_VENDOREX
177
178 /* Environment information */
179 #define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
180
181 #define CONFIG_BOOTDELAY                3
182
183 #define CONFIG_EXTRA_ENV_SETTINGS \
184         "loadaddr=0x82000000\0" \
185         "console=ttyS2,115200n8\0" \
186         "vram=12M\0" \
187         "dvimode=1024x768MR-16@60\0" \
188         "defaultdisplay=dvi\0" \
189         "nfsopts=hard,tcp,rsize=65536,wsize=65536\0" \
190         "kernelopts=rw\0" \
191         "commonargs=" \
192                 "setenv bootargs console=${console} " \
193                 "vram=${vram} " \
194                 "omapfb.mode=dvi:${dvimode} " \
195                 "omapdss.def_disp=${defaultdisplay}\0" \
196         "mmcargs=" \
197                 "run commonargs; " \
198                 "setenv bootargs ${bootargs} " \
199                 "root=/dev/mmcblk0p2 " \
200                 "${kernelopts}\0" \
201         "nandargs=" \
202                 "run commonargs; " \
203                 "setenv bootargs ${bootargs} " \
204                 "omapfb.mode=dvi:${dvimode} " \
205                 "omapdss.def_disp=${defaultdisplay} " \
206                 "root=/dev/mtdblock4 " \
207                 "rootfstype=jffs2 " \
208                 "${kernelopts}\0" \
209         "netargs=" \
210                 "run commonargs; " \
211                 "setenv bootargs ${bootargs} " \
212                 "root=/dev/nfs " \
213                 "nfsroot=${serverip}:${rootpath},${nfsopts} " \
214                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \
215                 "${kernelopts} " \
216                 "dnsip1=${dnsip} " \
217                 "dnsip2=${dnsip2}\0" \
218         "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
219         "bootscript=echo Running bootscript from mmc ...; " \
220                 "source ${loadaddr}\0" \
221         "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
222         "eraseenv=nand unlock 0x260000 0x20000; nand erase 0x260000 0x20000\0" \
223         "mmcboot=echo Booting from mmc ...; " \
224                 "run mmcargs; " \
225                 "bootm ${loadaddr}\0" \
226         "nandboot=echo Booting from nand ...; " \
227                 "run nandargs; " \
228                 "nand read ${loadaddr} 280000 400000; " \
229                 "bootm ${loadaddr}\0" \
230         "netboot=echo Booting from network ...; " \
231                 "dhcp ${loadaddr}; " \
232                 "run netargs; " \
233                 "bootm ${loadaddr}\0" \
234         "autoboot=if mmc init 0; then " \
235                         "if run loadbootscript; then " \
236                                 "run bootscript; " \
237                         "else " \
238                                 "if run loaduimage; then " \
239                                         "run mmcboot; " \
240                                 "else run nandboot; " \
241                                 "fi; " \
242                         "fi; " \
243                 "else run nandboot; fi\0"
244
245
246 #define CONFIG_BOOTCOMMAND "run autoboot"
247
248 /* Miscellaneous configurable options */
249 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
250 #define CONFIG_SYS_HUSH_PARSER          /* use "hush" command parser */
251 #define CONFIG_AUTO_COMPLETE            1
252 #define CONFIG_SYS_PROMPT_HUSH_PS2      "> "
253 #define CONFIG_SYS_PROMPT               "OMAP3 DevKit8000 # "
254 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
255 /* Print Buffer Size */
256 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
257                                         sizeof(CONFIG_SYS_PROMPT) + 16)
258 #define CONFIG_SYS_MAXARGS              128     /* max number of command args */
259
260 /* Boot Argument Buffer Size */
261 #define CONFIG_SYS_BARGSIZE             (CONFIG_SYS_CBSIZE)
262
263 #define CONFIG_SYS_MEMTEST_START        (OMAP34XX_SDRC_CS0 + 0x07000000)
264 #define CONFIG_SYS_MEMTEST_END          (CONFIG_SYS_MEMTEST_START + \
265                                         0x01000000) /* 16MB */
266
267 #define CONFIG_SYS_LOAD_ADDR            (OMAP34XX_SDRC_CS0 + 0x02000000)
268
269 /*
270  * OMAP3 has 12 GP timers, they can be driven by the system clock
271  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
272  * This rate is divided by a local divisor.
273  */
274 #define CONFIG_SYS_TIMERBASE            (OMAP34XX_GPT2)
275 #define CONFIG_SYS_PTV                  2 /* Divisor: 2^(PTV+1) => 8 */
276 #define CONFIG_SYS_HZ                   1000
277
278 /* The stack sizes are set up in start.S using the settings below */
279 #define CONFIG_STACKSIZE        (128 << 10)     /* regular stack 128 KiB */
280 #ifdef CONFIG_USE_IRQ
281 #define CONFIG_STACKSIZE_IRQ            (4 << 10)       /* IRQ stack 4 KiB */
282 #define CONFIG_STACKSIZE_FIQ            (4 << 10)       /* FIQ stack 4 KiB */
283 #endif
284
285 /*  Physical Memory Map  */
286 #define CONFIG_NR_DRAM_BANKS            2 /* CS1 may or may not be populated */
287 #define PHYS_SDRAM_1                    OMAP34XX_SDRC_CS0
288 #define PHYS_SDRAM_1_SIZE               (128 << 20)     /* at least 128 MiB */
289 #define PHYS_SDRAM_2                    OMAP34XX_SDRC_CS1
290
291 /* SDRAM Bank Allocation method */
292 #define SDRC_R_B_C                      1
293
294 /* NAND and environment organization  */
295 #define PISMO1_NAND_SIZE                GPMC_SIZE_128M
296
297 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 2 sectors */
298
299 #define CONFIG_ENV_IS_IN_NAND           1
300 #define SMNAND_ENV_OFFSET               0x260000 /* environment starts here */
301
302 #define CONFIG_ENV_OFFSET               SMNAND_ENV_OFFSET
303
304 #define CONFIG_SYS_SDRAM_BASE          PHYS_SDRAM_1
305 #define CONFIG_SYS_INIT_RAM_ADDR        0x4020f800
306 #define CONFIG_SYS_INIT_RAM_SIZE        0x800
307 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_INIT_RAM_ADDR + \
308                                                          CONFIG_SYS_INIT_RAM_SIZE - \
309                                                          GENERATED_GBL_DATA_SIZE)
310
311 #endif /* __CONFIG_H */