2 * Configuation settings for the Delta board.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * High Level Configuration Options
30 #define CONFIG_CPU_MONAHANS 1 /* Intel Monahan CPU */
31 #define CONFIG_DELTA 1 /* Delta board */
33 /* #define CONFIG_LCD 1 */
35 #define CONFIG_SHARP_LM8V31
37 /* #define CONFIG_MMC 1 */
38 #define BOARD_LATE_INIT 1
40 #undef CONFIG_SKIP_RELOCATE_UBOOT
41 #undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
44 * Size of malloc() pool
46 #define CFG_MALLOC_LEN (CFG_ENV_SIZE + 256*1024)
47 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
52 #undef TURN_ON_ETHERNET
53 #ifdef TURN_ON_ETHERNET
54 # define CONFIG_DRIVER_SMC91111 1
55 # define CONFIG_SMC91111_BASE 0x14000300
56 # define CONFIG_SMC91111_EXT_PHY
57 # define CONFIG_SMC_USE_32_BIT
58 # undef CONFIG_SMC_USE_IOFUNCS /* just for use with the kernel */
61 #define CONFIG_HARD_I2C 1 /* required for DA9030 access */
62 #define CFG_I2C_SPEED 400000 /* I2C speed */
63 #define CFG_I2C_SLAVE 1 /* I2C controllers address */
64 #define DA9030_I2C_ADDR 0x49 /* I2C address of DA9030 */
65 #define CFG_DA9030_EXTON_DELAY 100000 /* wait x us after DA9030 reset via EXTON */
66 #define CFG_I2C_INIT_BOARD 1
67 /* #define CONFIG_HW_WATCHDOG 1 /\* Required for hitting the DA9030 WD *\/ */
69 #define DELTA_CHECK_KEYBD 1 /* check for keys pressed during boot */
70 #define CONFIG_PREBOOT "\0"
72 #ifdef DELTA_CHECK_KEYBD
73 # define KEYBD_DATALEN 4 /* we have four keys */
74 # define KEYBD_KP_DKIN0 0x1 /* vol+ */
75 # define KEYBD_KP_DKIN1 0x2 /* vol- */
76 # define KEYBD_KP_DKIN2 0x3 /* multi */
77 # define KEYBD_KP_DKIN5 0x4 /* SWKEY_GN */
78 #endif /* DELTA_CHECK_KEYBD */
81 * select serial console configuration
83 #define CONFIG_FFUART 1
85 /* allow to overwrite serial and ethaddr */
86 #define CONFIG_ENV_OVERWRITE
88 #define CONFIG_BAUDRATE 115200
92 * Command line configuration.
94 #include <config_cmd_default.h>
96 #ifdef TURN_ON_ETHERNET
98 #define CONFIG_CMD_PING
102 #define CONFIG_CMD_ENV
103 #define CONFIG_CMD_NAND
104 #define CONFIG_CMD_I2C
106 #undef CONFIG_CMD_NET
107 #undef CONFIG_CMD_FLASH
108 #undef CONFIG_CMD_IMLS
113 #define CONFIG_BOOTDELAY -1
114 #define CONFIG_ETHADDR 08:00:3e:26:0a:5b
115 #define CONFIG_NETMASK 255.255.0.0
116 #define CONFIG_IPADDR 192.168.0.21
117 #define CONFIG_SERVERIP 192.168.0.250
118 #define CONFIG_BOOTCOMMAND "bootm 80000"
119 #define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
120 #define CONFIG_CMDLINE_TAG
121 #define CONFIG_TIMESTAMP
123 #if defined(CONFIG_CMD_KGDB)
124 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
125 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
129 * Miscellaneous configurable options
131 #define CFG_HUSH_PARSER 1
132 #define CFG_PROMPT_HUSH_PS2 "> "
134 #define CFG_LONGHELP /* undef to save memory */
135 #ifdef CFG_HUSH_PARSER
136 #define CFG_PROMPT "$ " /* Monitor Command Prompt */
138 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
140 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
141 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
142 #define CFG_MAXARGS 16 /* max number of command args */
143 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
144 #define CFG_DEVICE_NULLDEV 1
146 #define CFG_MEMTEST_START 0x80400000 /* memtest works on */
147 #define CFG_MEMTEST_END 0x80800000 /* 4 ... 8 MB in DRAM */
149 #undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
151 #define CFG_LOAD_ADDR (CFG_DRAM_BASE + 0x8000) /* default load address */
153 #define CFG_HZ 3250000 /* incrementer freq: 3.25 MHz */
155 /* Monahans Core Frequency */
156 #define CFG_MONAHANS_RUN_MODE_OSC_RATIO 16 /* valid values: 8, 16, 24, 31 */
157 #define CFG_MONAHANS_TURBO_RUN_MODE_RATIO 1 /* valid values: 1, 2 */
160 /* valid baudrates */
161 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
163 /* #define CFG_MMC_BASE 0xF0000000 */
168 * The stack sizes are set up in start.S using the settings below
170 #define CONFIG_STACKSIZE (128*1024) /* regular stack */
171 #ifdef CONFIG_USE_IRQ
172 #define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
173 #define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
177 * Physical Memory Map
179 #define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
180 #define PHYS_SDRAM_1 0x80000000 /* SDRAM Bank #1 */
181 #define PHYS_SDRAM_1_SIZE 0x1000000 /* 64 MB */
182 #define PHYS_SDRAM_2 0x81000000 /* SDRAM Bank #2 */
183 #define PHYS_SDRAM_2_SIZE 0x1000000 /* 64 MB */
184 #define PHYS_SDRAM_3 0x82000000 /* SDRAM Bank #3 */
185 #define PHYS_SDRAM_3_SIZE 0x1000000 /* 64 MB */
186 #define PHYS_SDRAM_4 0x83000000 /* SDRAM Bank #4 */
187 #define PHYS_SDRAM_4_SIZE 0x1000000 /* 64 MB */
189 #define CFG_DRAM_BASE 0x80000000 /* at CS0 */
190 #define CFG_DRAM_SIZE 0x04000000 /* 64 MB Ram */
192 #undef CFG_SKIP_DRAM_SCRUB
197 #undef CFG_NAND_LEGACY
199 #define CFG_NAND0_BASE 0x0 /* 0x43100040 */ /* 0x10000000 */
200 #undef CFG_NAND1_BASE
202 #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE }
203 #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
205 /* nand timeout values */
206 #define CFG_NAND_PROG_ERASE_TO 3000
207 #define CFG_NAND_OTHER_TO 100
208 #define CFG_NAND_SENDCMD_RETRY 3
209 #undef NAND_ALLOW_ERASE_ALL /* Allow erasing bad blocks - don't use */
211 /* NAND Timing Parameters (in ns) */
212 #define NAND_TIMING_tCH 10
213 #define NAND_TIMING_tCS 0
214 #define NAND_TIMING_tWH 20
215 #define NAND_TIMING_tWP 40
217 #define NAND_TIMING_tRH 20
218 #define NAND_TIMING_tRP 40
220 #define NAND_TIMING_tR 11123
221 #define NAND_TIMING_tWHR 100
222 #define NAND_TIMING_tAR 10
225 #define CFG_DFC_DEBUG1 /* usefull */
226 #undef CFG_DFC_DEBUG2 /* noisy */
227 #undef CFG_DFC_DEBUG3 /* extremly noisy */
229 #define CONFIG_MTD_DEBUG
230 #define CONFIG_MTD_DEBUG_VERBOSE 1
232 #define ADDR_COLUMN 1
234 #define ADDR_COLUMN_PAGE 3
236 #define NAND_ChipID_UNKNOWN 0x00
237 #define NAND_MAX_FLOORS 1
238 #define NAND_MAX_CHIPS 1
240 #define CFG_NO_FLASH 1
242 #define CFG_ENV_IS_IN_NAND 1
243 #define CFG_ENV_OFFSET 0x40000
244 #define CFG_ENV_OFFSET_REDUND 0x44000
245 #define CFG_ENV_SIZE 0x4000
247 #endif /* __CONFIG_H */