2 * (C) Copyright 2001, 2002
3 * Sangmoon Kim, Etin Systems, dogoil@etinsys.com.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 /* ------------------------------------------------------------------------- */
27 * board/config.h - configuration options, board specific
36 #define CONFIG_BOOTARGS \
37 "console=ttyS0,9600 init=/linuxrc " \
38 "root=/dev/nfs rw nfsroot=192.168.0.1:" \
40 "ip=192.168.0.2:192.168.0.1:192.168.0.1:" \
41 "255.255.255.0:debris:eth0:none " \
42 "mtdparts=phys:12m(root),-(kernel)"
45 #define CONFIG_BOOTCOMMAND \
46 "tftp 800000 pImage; " \
47 "setenv bootargs console=ttyS0,9600 init=/linuxrc " \
48 "root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
49 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
50 "$(netmask):$(hostname):eth0:none " \
51 "mtdparts=phys:12m(root),-(kernel); " \
55 #define CONFIG_BOOTDELAY 5 /* autoboot 5s */
58 #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
61 #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
67 #undef CONFIG_ETH2ADDR
70 #undef CONFIG_ETH3ADDR
73 #define CONFIG_IPADDR 192.168.0.2
76 #define CONFIG_SERVERIP 192.168.0.1
82 #define CONFIG_ROOTPATH /tftpboot/target
85 #define CONFIG_GATEWAYIP 192.168.0.1
88 #define CONFIG_NETMASK 255.255.255.0
91 #define CONFIG_HOSTNAME debris
94 #define CONFIG_BOOTFILE pImage
97 #define CONFIG_LOADADDR 800000
100 #undef CONFIG_PREBOOT
103 #undef CONFIG_CLOCKS_IN_MHZ
107 * High Level Configuration Options
111 #define CONFIG_MPC824X 1
112 #define CONFIG_MPC8245 1
113 #define CONFIG_DEBRIS 1
121 #define CONFIG_CONS_INDEX 1
122 #define CONFIG_BAUDRATE 9600
123 #define CONFIG_DRAM_SPEED 100 /* MHz */
125 #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
140 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
141 #include <cmd_confdefs.h>
145 * Miscellaneous configurable options
147 #define CFG_LONGHELP 1 /* undef to save memory */
148 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
149 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
150 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
151 #define CFG_MAXARGS 16 /* max number of command args */
152 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
153 #define CFG_LOAD_ADDR 0x00100000 /* default load address */
154 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
156 /*-----------------------------------------------------------------------
158 *-----------------------------------------------------------------------
160 #define CONFIG_PCI /* include pci support */
161 #define CONFIG_PCI_PNP
163 #define CONFIG_NET_MULTI /* Multi ethernet cards support */
164 #define CONFIG_EEPRO100
165 #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
166 #define CONFIG_EEPRO100_SROM_WRITE
168 #define PCI_ENET0_IOADDR 0x80000000
169 #define PCI_ENET0_MEMADDR 0x80000000
170 #define PCI_ENET1_IOADDR 0x81000000
171 #define PCI_ENET1_MEMADDR 0x81000000
172 /*-----------------------------------------------------------------------
173 * Start addresses for the final memory configuration
174 * (Set up by the startup code)
175 * Please note that CFG_SDRAM_BASE _must_ start at 0
177 #define CFG_SDRAM_BASE 0x00000000
178 #define CFG_MAX_RAM_SIZE 0x20000000
179 #define CONFIG_VERY_BIG_RAM
181 #define CFG_RESET_ADDRESS 0xFFF00100
183 #if defined (USE_DINK32)
184 #define CFG_MONITOR_LEN 0x00040000
185 #define CFG_MONITOR_BASE 0x00090000
186 #define CFG_RAMBOOT 1
187 #define CFG_INIT_RAM_ADDR (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
188 #define CFG_INIT_RAM_END 0x10000
189 #define CFG_GBL_DATA_SIZE 256 /* size in bytes reserved for initial data */
190 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
191 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
194 #define CFG_MONITOR_LEN 0x00040000
195 #define CFG_MONITOR_BASE TEXT_BASE
197 /*#define CFG_GBL_DATA_SIZE 256*/
198 #define CFG_GBL_DATA_SIZE 128
200 #define CFG_INIT_RAM_ADDR 0x40000000
201 #define CFG_INIT_RAM_END 0x1000
202 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
206 #define CFG_FLASH_BASE 0x7C000000
207 #define CFG_FLASH_SIZE (16*1024*1024) /* debris has tiny eeprom */
209 #define CFG_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
211 #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
212 #define CFG_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
214 #define CFG_EUMB_ADDR 0xFC000000
216 #define CFG_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
217 #define CFG_FLASH_RANGE_SIZE 0x01000000
218 #define FLASH_BASE0_PRELIM 0x7C000000 /* debris flash */
220 #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
221 #define CFG_JFFS2_NUM_BANKS 1
223 #define CFG_ENV_IS_IN_NVRAM 1
224 #define CONFIG_ENV_OVERWRITE 1
225 #define CFG_NVRAM_ACCESS_ROUTINE 1
226 #define CFG_ENV_ADDR 0xFF000000 /* right at the start of NVRAM */
227 #define CFG_ENV_SIZE 0x400 /* Size of the Environment - 8K */
228 #define CFG_ENV_OFFSET 0 /* starting right at the beginning */
230 #define CFG_NVRAM_BASE_ADDR 0xff000000
233 * CFG_NVRAM_BASE_ADDR + CFG_NVRAM_VXWORKS_OFFS =
234 * NV_RAM_ADDRS + NV_BOOT_OFFSET + NV_ENET_OFFSET
236 #define CFG_NVRAM_VXWORKS_OFFS 0x6900
239 * select i2c support configuration
241 * Supported configurations are {none, software, hardware} drivers.
242 * If the software driver is chosen, there are some additional
243 * configuration items that the driver uses to drive the port pins.
245 #define CONFIG_HARD_I2C 1 /* To enable I2C support */
246 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
247 #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
248 #define CFG_I2C_SLAVE 0x7F
250 #ifdef CONFIG_SOFT_I2C
251 #error "Soft I2C is not configured properly. Please review!"
252 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
253 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
254 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
255 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
256 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
257 else iop->pdat &= ~0x00010000
258 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
259 else iop->pdat &= ~0x00020000
260 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
261 #endif /* CONFIG_SOFT_I2C */
263 #define CFG_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
264 #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
265 #define CFG_EEPROM_PAGE_WRITE_BITS 3
266 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
268 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
269 #define CFG_FLASH_BANKS { FLASH_BASE0_PRELIM }
271 /*-----------------------------------------------------------------------
272 * Definitions for initial stack pointer and data area (in DPRAM)
276 * NS16550 Configuration
279 #define CFG_NS16550_SERIAL
281 #define CFG_NS16550_REG_SIZE 1
283 #define CFG_NS16550_CLK 7372800
285 #define CFG_NS16550_COM1 0xFF080000
286 #define CFG_NS16550_COM2 (CFG_NS16550_COM1 + 8)
287 #define CFG_NS16550_COM3 (CFG_NS16550_COM1 + 16)
288 #define CFG_NS16550_COM4 (CFG_NS16550_COM1 + 24)
291 * Low Level Configuration Settings
292 * (address mappings, register initial values, etc.)
293 * You should know what you are doing if you make changes here.
296 #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
297 #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
299 #define CFG_DLL_EXTEND 0x00
300 #define CFG_PCI_HOLD_DEL 0x20
302 #define CFG_ROMNAL 15 /* rom/flash next access time */
303 #define CFG_ROMFAL 31 /* rom/flash access time */
305 #define CFG_REFINT 430 /* # of clocks between CBR refresh cycles */
307 #define CFG_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
309 /* the following are for SDRAM only*/
310 #define CFG_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
311 #define CFG_REFREC 8 /* Refresh to activate interval */
312 #define CFG_RDLAT 4 /* data latency from read command */
313 #define CFG_PRETOACT 3 /* Precharge to activate interval */
314 #define CFG_ACTTOPRE 5 /* Activate to Precharge interval */
315 #define CFG_ACTORW 3 /* Activate to R/W */
316 #define CFG_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
317 #define CFG_SDMODE_WRAP 0 /* SDMODE wrap type */
319 #define CFG_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
322 #define CFG_REGISTERD_TYPE_BUFFER 1
324 #define CFG_REGDIMM 0
327 /* memory bank settings*/
329 * only bits 20-29 are actually used from these vales to set the
330 * start/end address the upper two bits will be 0, and the lower 20
331 * bits will be set to 0x00000 for a start address, or 0xfffff for an
334 #define CFG_BANK0_START 0x00000000
335 #define CFG_BANK0_END (0x4000000 - 1)
336 #define CFG_BANK0_ENABLE 1
337 #define CFG_BANK1_START 0x04000000
338 #define CFG_BANK1_END (0x8000000 - 1)
339 #define CFG_BANK1_ENABLE 1
340 #define CFG_BANK2_START 0x3ff00000
341 #define CFG_BANK2_END 0x3fffffff
342 #define CFG_BANK2_ENABLE 0
343 #define CFG_BANK3_START 0x3ff00000
344 #define CFG_BANK3_END 0x3fffffff
345 #define CFG_BANK3_ENABLE 0
346 #define CFG_BANK4_START 0x00000000
347 #define CFG_BANK4_END 0x00000000
348 #define CFG_BANK4_ENABLE 0
349 #define CFG_BANK5_START 0x00000000
350 #define CFG_BANK5_END 0x00000000
351 #define CFG_BANK5_ENABLE 0
352 #define CFG_BANK6_START 0x00000000
353 #define CFG_BANK6_END 0x00000000
354 #define CFG_BANK6_ENABLE 0
355 #define CFG_BANK7_START 0x00000000
356 #define CFG_BANK7_END 0x00000000
357 #define CFG_BANK7_ENABLE 0
359 * Memory bank enable bitmask, specifying which of the banks defined above
360 are actually present. MSB is for bank #7, LSB is for bank #0.
362 #define CFG_BANK_ENABLE 0x01
364 #define CFG_ODCR 0x75 /* configures line driver impedances, */
365 /* see 8240 book for bit definitions */
366 #define CFG_PGMAX 0x32 /* how long the 8240 retains the */
367 /* currently accessed page in memory */
368 /* see 8240 book for details */
370 /* SDRAM 0 - 256MB */
371 #define CFG_IBAT0L (CFG_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
372 #define CFG_IBAT0U (CFG_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
374 /* stack in DCACHE @ 1GB (no backing mem) */
375 #if defined(USE_DINK32)
376 #define CFG_IBAT1L (0x40000000 | BATL_PP_00 )
377 #define CFG_IBAT1U (0x40000000 | BATU_BL_128K )
379 #define CFG_IBAT1L (CFG_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
380 #define CFG_IBAT1U (CFG_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
384 #define CFG_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
385 #define CFG_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
387 /* Flash, config addrs, etc */
388 #define CFG_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
389 #define CFG_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
391 #define CFG_DBAT0L CFG_IBAT0L
392 #define CFG_DBAT0U CFG_IBAT0U
393 #define CFG_DBAT1L CFG_IBAT1L
394 #define CFG_DBAT1U CFG_IBAT1U
395 #define CFG_DBAT2L CFG_IBAT2L
396 #define CFG_DBAT2U CFG_IBAT2U
397 #define CFG_DBAT3L CFG_IBAT3L
398 #define CFG_DBAT3U CFG_IBAT3U
401 * For booting Linux, the board info and command line data
402 * have to be in the first 8 MB of memory, since this is
403 * the maximum mapped by the Linux kernel during initialization.
405 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
406 /*-----------------------------------------------------------------------
409 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
410 #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
412 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
413 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
415 /*-----------------------------------------------------------------------
416 * Cache Configuration
418 #define CFG_CACHELINE_SIZE 32 /* For MPC8240 CPU */
419 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
420 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
425 * Internal Definitions
429 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
430 #define BOOTFLAG_WARM 0x02 /* Software reboot */
433 /* values according to the manual */
435 #define CONFIG_DRAM_50MHZ 1
436 #define CONFIG_SDRAM_50MHZ
438 #define CONFIG_DISK_SPINUP_TIME 1000000
440 #endif /* __CONFIG_H */