2 * (C) Copyright 2001, 2002
3 * Sangmoon Kim, Etin Systems, dogoil@etinsys.com.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 /* ------------------------------------------------------------------------- */
27 * board/config.h - configuration options, board specific
33 #define CONFIG_SYS_TEXT_BASE 0xFFF00000
38 #define CONFIG_BOOTARGS \
39 "console=ttyS0,9600 init=/linuxrc " \
40 "root=/dev/nfs rw nfsroot=192.168.0.1:" \
42 "ip=192.168.0.2:192.168.0.1:192.168.0.1:" \
43 "255.255.255.0:debris:eth0:none " \
44 "mtdparts=phys:12m(root),-(kernel)"
47 #define CONFIG_BOOTCOMMAND \
48 "tftp 800000 pImage; " \
49 "setenv bootargs console=ttyS0,9600 init=/linuxrc " \
50 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
51 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
52 "${netmask}:${hostname}:eth0:none " \
53 "mtdparts=phys:12m(root),-(kernel); " \
57 #define CONFIG_BOOTDELAY 5 /* autoboot 5s */
60 #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
63 #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
69 #undef CONFIG_ETH2ADDR
72 #undef CONFIG_ETH3ADDR
75 #define CONFIG_IPADDR 192.168.0.2
78 #define CONFIG_SERVERIP 192.168.0.1
81 #undef CONFIG_SYS_AUTOLOAD
84 #define CONFIG_ROOTPATH /tftpboot/target
87 #define CONFIG_GATEWAYIP 192.168.0.1
90 #define CONFIG_NETMASK 255.255.255.0
93 #define CONFIG_HOSTNAME debris
96 #define CONFIG_BOOTFILE pImage
99 #define CONFIG_LOADADDR 800000
102 #undef CONFIG_PREBOOT
105 #undef CONFIG_CLOCKS_IN_MHZ
109 * High Level Configuration Options
113 #define CONFIG_MPC824X 1
114 #define CONFIG_MPC8245 1
115 #define CONFIG_DEBRIS 1
123 #define CONFIG_CONS_INDEX 1
124 #define CONFIG_BAUDRATE 9600
125 #define CONFIG_DRAM_SPEED 100 /* MHz */
131 #define CONFIG_BOOTP_BOOTFILESIZE
132 #define CONFIG_BOOTP_BOOTPATH
133 #define CONFIG_BOOTP_GATEWAY
134 #define CONFIG_BOOTP_HOSTNAME
138 * Command line configuration.
140 #include <config_cmd_default.h>
142 #define CONFIG_CMD_ASKENV
143 #define CONFIG_CMD_CACHE
144 #define CONFIG_CMD_DATE
145 #define CONFIG_CMD_DHCP
146 #define CONFIG_CMD_DIAG
147 #define CONFIG_CMD_EEPROM
148 #define CONFIG_CMD_ELF
149 #define CONFIG_CMD_I2C
150 #define CONFIG_CMD_JFFS2
151 #define CONFIG_CMD_KGBD
152 #define CONFIG_CMD_PCI
153 #define CONFIG_CMD_PING
154 #define CONFIG_CMD_SAVES
155 #define CONFIG_CMD_SDRAM
159 * Miscellaneous configurable options
161 #define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
162 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
163 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
164 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
165 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
166 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
167 #define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
168 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
170 /*-----------------------------------------------------------------------
172 *-----------------------------------------------------------------------
174 #define CONFIG_PCI /* include pci support */
175 #define CONFIG_PCI_PNP
177 #define CONFIG_NET_MULTI /* Multi ethernet cards support */
178 #define CONFIG_EEPRO100
179 #define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
180 #define CONFIG_EEPRO100_SROM_WRITE
182 #define PCI_ENET0_IOADDR 0x80000000
183 #define PCI_ENET0_MEMADDR 0x80000000
184 #define PCI_ENET1_IOADDR 0x81000000
185 #define PCI_ENET1_MEMADDR 0x81000000
186 /*-----------------------------------------------------------------------
187 * Start addresses for the final memory configuration
188 * (Set up by the startup code)
189 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
191 #define CONFIG_SYS_SDRAM_BASE 0x00000000
192 #define CONFIG_SYS_MAX_RAM_SIZE 0x20000000
193 #define CONFIG_VERY_BIG_RAM
195 #define CONFIG_SYS_RESET_ADDRESS 0xFFF00100
197 #if defined (USE_DINK32)
198 #define CONFIG_SYS_MONITOR_LEN 0x00040000
199 #define CONFIG_SYS_MONITOR_BASE 0x00090000
200 #define CONFIG_SYS_RAMBOOT 1
201 #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
202 #define CONFIG_SYS_INIT_RAM_SIZE 0x10000
203 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
204 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
206 #undef CONFIG_SYS_RAMBOOT
207 #define CONFIG_SYS_MONITOR_LEN 0x00040000
208 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
211 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
212 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
213 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
217 #define CONFIG_SYS_FLASH_BASE 0x7C000000
218 #define CONFIG_SYS_FLASH_SIZE (16*1024*1024) /* debris has tiny eeprom */
220 #define CONFIG_SYS_MALLOC_LEN (512 << 10) /* Reserve 512 kB for malloc() */
222 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
223 #define CONFIG_SYS_MEMTEST_END 0x04000000 /* 0 ... 32 MB in DRAM */
225 #define CONFIG_SYS_EUMB_ADDR 0xFC000000
227 #define CONFIG_SYS_FLASH_RANGE_BASE 0xFF000000 /* flash memory address range */
228 #define CONFIG_SYS_FLASH_RANGE_SIZE 0x01000000
229 #define FLASH_BASE0_PRELIM 0x7C000000 /* debris flash */
235 /* No command line, one static partition, whole device */
236 #undef CONFIG_CMD_MTDPARTS
237 #define CONFIG_JFFS2_DEV "nor0"
238 #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
239 #define CONFIG_JFFS2_PART_OFFSET 0x00000000
241 /* mtdparts command line support */
243 /* Use first bank for JFFS2, second bank contains U-Boot.
245 * Note: fake mtd_id's used, no linux mtd map file.
248 #define CONFIG_CMD_MTDPARTS
249 #define MTDIDS_DEFAULT "nor0=debris-0"
250 #define MTDPARTS_DEFAULT "mtdparts=debris-0:-(jffs2)"
253 #define CONFIG_ENV_IS_IN_NVRAM 1
254 #define CONFIG_ENV_OVERWRITE 1
255 #define CONFIG_SYS_NVRAM_ACCESS_ROUTINE 1
256 #define CONFIG_ENV_ADDR 0xFF000000 /* right at the start of NVRAM */
257 #define CONFIG_ENV_SIZE 0x400 /* Size of the Environment - 8K */
258 #define CONFIG_ENV_OFFSET 0 /* starting right at the beginning */
260 #define CONFIG_SYS_NVRAM_BASE_ADDR 0xff000000
263 * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_VXWORKS_OFFS =
264 * NV_RAM_ADDRS + NV_BOOT_OFFSET + NV_ENET_OFFSET
266 #define CONFIG_SYS_NVRAM_VXWORKS_OFFS 0x6900
269 * select i2c support configuration
271 * Supported configurations are {none, software, hardware} drivers.
272 * If the software driver is chosen, there are some additional
273 * configuration items that the driver uses to drive the port pins.
275 #define CONFIG_HARD_I2C 1 /* To enable I2C support */
276 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
277 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
278 #define CONFIG_SYS_I2C_SLAVE 0x7F
280 #ifdef CONFIG_SOFT_I2C
281 #error "Soft I2C is not configured properly. Please review!"
282 #define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
283 #define I2C_ACTIVE (iop->pdir |= 0x00010000)
284 #define I2C_TRISTATE (iop->pdir &= ~0x00010000)
285 #define I2C_READ ((iop->pdat & 0x00010000) != 0)
286 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
287 else iop->pdat &= ~0x00010000
288 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
289 else iop->pdat &= ~0x00020000
290 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
291 #endif /* CONFIG_SOFT_I2C */
293 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57 /* EEPROM IS24C02 */
294 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
295 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
296 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
298 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
299 #define CONFIG_SYS_FLASH_BANKS { FLASH_BASE0_PRELIM }
301 /*-----------------------------------------------------------------------
302 * Definitions for initial stack pointer and data area (in DPRAM)
306 * NS16550 Configuration
308 #define CONFIG_SYS_NS16550
309 #define CONFIG_SYS_NS16550_SERIAL
311 #define CONFIG_SYS_NS16550_REG_SIZE 1
313 #define CONFIG_SYS_NS16550_CLK 7372800
315 #define CONFIG_SYS_NS16550_COM1 0xFF080000
316 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_NS16550_COM1 + 8)
317 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_NS16550_COM1 + 16)
318 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_NS16550_COM1 + 24)
321 * Low Level Configuration Settings
322 * (address mappings, register initial values, etc.)
323 * You should know what you are doing if you make changes here.
326 #define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
327 #define CONFIG_PLL_PCI_TO_MEM_MULTIPLIER 3
329 #define CONFIG_SYS_DLL_EXTEND 0x00
330 #define CONFIG_SYS_PCI_HOLD_DEL 0x20
332 #define CONFIG_SYS_ROMNAL 15 /* rom/flash next access time */
333 #define CONFIG_SYS_ROMFAL 31 /* rom/flash access time */
335 #define CONFIG_SYS_REFINT 430 /* # of clocks between CBR refresh cycles */
337 #define CONFIG_SYS_DBUS_SIZE2 1 /* set for 8-bit RCS1, clear for 32,64 */
339 /* the following are for SDRAM only*/
340 #define CONFIG_SYS_BSTOPRE 121 /* Burst To Precharge, sets open page interval */
341 #define CONFIG_SYS_REFREC 8 /* Refresh to activate interval */
342 #define CONFIG_SYS_RDLAT 4 /* data latency from read command */
343 #define CONFIG_SYS_PRETOACT 3 /* Precharge to activate interval */
344 #define CONFIG_SYS_ACTTOPRE 5 /* Activate to Precharge interval */
345 #define CONFIG_SYS_ACTORW 3 /* Activate to R/W */
346 #define CONFIG_SYS_SDMODE_CAS_LAT 3 /* SDMODE CAS latency */
347 #define CONFIG_SYS_SDMODE_WRAP 0 /* SDMODE wrap type */
349 #define CONFIG_SYS_SDMODE_BURSTLEN 2 /* OBSOLETE! SDMODE Burst length 2=4, 3=8 */
352 #define CONFIG_SYS_REGISTERD_TYPE_BUFFER 1
353 #define CONFIG_SYS_EXTROM 1
354 #define CONFIG_SYS_REGDIMM 0
357 /* memory bank settings*/
359 * only bits 20-29 are actually used from these vales to set the
360 * start/end address the upper two bits will be 0, and the lower 20
361 * bits will be set to 0x00000 for a start address, or 0xfffff for an
364 #define CONFIG_SYS_BANK0_START 0x00000000
365 #define CONFIG_SYS_BANK0_END (0x4000000 - 1)
366 #define CONFIG_SYS_BANK0_ENABLE 1
367 #define CONFIG_SYS_BANK1_START 0x04000000
368 #define CONFIG_SYS_BANK1_END (0x8000000 - 1)
369 #define CONFIG_SYS_BANK1_ENABLE 1
370 #define CONFIG_SYS_BANK2_START 0x3ff00000
371 #define CONFIG_SYS_BANK2_END 0x3fffffff
372 #define CONFIG_SYS_BANK2_ENABLE 0
373 #define CONFIG_SYS_BANK3_START 0x3ff00000
374 #define CONFIG_SYS_BANK3_END 0x3fffffff
375 #define CONFIG_SYS_BANK3_ENABLE 0
376 #define CONFIG_SYS_BANK4_START 0x00000000
377 #define CONFIG_SYS_BANK4_END 0x00000000
378 #define CONFIG_SYS_BANK4_ENABLE 0
379 #define CONFIG_SYS_BANK5_START 0x00000000
380 #define CONFIG_SYS_BANK5_END 0x00000000
381 #define CONFIG_SYS_BANK5_ENABLE 0
382 #define CONFIG_SYS_BANK6_START 0x00000000
383 #define CONFIG_SYS_BANK6_END 0x00000000
384 #define CONFIG_SYS_BANK6_ENABLE 0
385 #define CONFIG_SYS_BANK7_START 0x00000000
386 #define CONFIG_SYS_BANK7_END 0x00000000
387 #define CONFIG_SYS_BANK7_ENABLE 0
389 * Memory bank enable bitmask, specifying which of the banks defined above
390 are actually present. MSB is for bank #7, LSB is for bank #0.
392 #define CONFIG_SYS_BANK_ENABLE 0x01
394 #define CONFIG_SYS_ODCR 0x75 /* configures line driver impedances, */
395 /* see 8240 book for bit definitions */
396 #define CONFIG_SYS_PGMAX 0x32 /* how long the 8240 retains the */
397 /* currently accessed page in memory */
398 /* see 8240 book for details */
400 /* SDRAM 0 - 256MB */
401 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
402 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
404 /* stack in DCACHE @ 1GB (no backing mem) */
405 #if defined(USE_DINK32)
406 #define CONFIG_SYS_IBAT1L (0x40000000 | BATL_PP_00 )
407 #define CONFIG_SYS_IBAT1U (0x40000000 | BATU_BL_128K )
409 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
410 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
414 #define CONFIG_SYS_IBAT2L (0x80000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
415 #define CONFIG_SYS_IBAT2U (0x80000000 | BATU_BL_256M | BATU_VS | BATU_VP)
417 /* Flash, config addrs, etc */
418 #define CONFIG_SYS_IBAT3L (0xF0000000 | BATL_PP_10 | BATL_CACHEINHIBIT)
419 #define CONFIG_SYS_IBAT3U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
421 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
422 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
423 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
424 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
425 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
426 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
427 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
428 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
431 * For booting Linux, the board info and command line data
432 * have to be in the first 8 MB of memory, since this is
433 * the maximum mapped by the Linux kernel during initialization.
435 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
436 /*-----------------------------------------------------------------------
439 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
440 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
442 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
443 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
445 /*-----------------------------------------------------------------------
446 * Cache Configuration
448 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8240 CPU */
449 #if defined(CONFIG_CMD_KGDB)
450 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
453 /* values according to the manual */
455 #define CONFIG_DRAM_50MHZ 1
456 #define CONFIG_SDRAM_50MHZ
458 #define CONFIG_DISK_SPINUP_TIME 1000000
460 #endif /* __CONFIG_H */