3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * This file contains the configuration parameters for the dbau1x00 board.
31 #define CONFIG_MIPS32 1 /* MIPS32 CPU core */
32 #define CONFIG_DBAU1X00 1
33 #define CONFIG_AU1X00 1 /* alchemy series cpu */
35 #ifdef CONFIG_DBAU1000
36 /* Also known as Merlot */
37 #define CONFIG_AU1000 1
39 #ifdef CONFIG_DBAU1100
40 #define CONFIG_AU1100 1
42 #ifdef CONFIG_DBAU1500
43 #define CONFIG_AU1500 1
45 #ifdef CONFIG_DBAU1550
47 #define CONFIG_AU1550 1
49 #error "No valid board set"
55 #define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */
57 #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
59 #define CONFIG_BAUDRATE 115200
62 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
64 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
65 #undef CONFIG_BOOTARGS
67 #define CONFIG_EXTRA_ENV_SETTINGS \
68 "addmisc=setenv bootargs ${bootargs} " \
69 "console=ttyS0,${baudrate} " \
71 "bootfile=/tftpboot/vmlinux.srec\0" \
72 "load=tftp 80500000 ${u-boot}\0" \
75 #ifdef CONFIG_DBAU1550
76 /* Boot from flash by default, revert to bootp */
77 #define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
79 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_FLASH | CFG_CMD_LOADB | CFG_CMD_NET) & \
80 ~(CFG_CMD_ENV | CFG_CMD_FAT | CFG_CMD_FPGA | CFG_CMD_IDE | \
81 CFG_CMD_MII | CFG_CMD_RUN | CFG_CMD_BDI | CFG_CMD_BEDBUG | \
82 CFG_CMD_NFS | CFG_CMD_ELF | CFG_CMD_PCMCIA | CFG_CMD_I2C))
83 #else /* CONFIG_DBAU1550 */
84 #define CONFIG_BOOTCOMMAND "bootp;bootm"
86 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL | CFG_CMD_IDE | CFG_CMD_DHCP | CFG_CMD_ELF) & \
87 ~(CFG_CMD_ENV | CFG_CMD_FAT | CFG_CMD_FLASH | CFG_CMD_FPGA | \
88 CFG_CMD_MII | CFG_CMD_LOADS | CFG_CMD_RUN | CFG_CMD_LOADB | \
89 CFG_CMD_ELF | CFG_CMD_BDI | CFG_CMD_BEDBUG))
90 #endif /* CONFIG_DBAU1550 */
92 #include <cmd_confdefs.h>
95 * Miscellaneous configurable options
97 #define CFG_LONGHELP /* undef to save memory */
99 #define CFG_PROMPT "DbAu1xx0 # " /* Monitor Command Prompt */
101 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
102 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
103 #define CFG_MAXARGS 16 /* max number of command args*/
105 #define CFG_MALLOC_LEN 128*1024
107 #define CFG_BOOTPARAMS_LEN 128*1024
111 #if (CFG_MHZ % 12) != 0
112 #error "Invalid CPU frequency - must be multiple of 12!"
115 #define CFG_HZ (CFG_MHZ * 1000000) /* FIXME causes overflow in net.c */
117 #define CFG_SDRAM_BASE 0x80000000 /* Cached addr */
119 #define CFG_LOAD_ADDR 0x81000000 /* default load address */
121 #define CFG_MEMTEST_START 0x80100000
122 #define CFG_MEMTEST_END 0x80800000
124 /*-----------------------------------------------------------------------
125 * FLASH and environment organization
127 #ifdef CONFIG_DBAU1550
129 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
130 #define CFG_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
132 #define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
133 #define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
135 #else /* CONFIG_DBAU1550 */
137 #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
138 #define CFG_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
140 #define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
141 #define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
143 #endif /* CONFIG_DBAU1550 */
145 #define CFG_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
147 #define CFG_FLASH_CFI 1
148 #define CFG_FLASH_CFI_DRIVER 1
150 /* The following #defines are needed to get flash environment right */
151 #define CFG_MONITOR_BASE TEXT_BASE
152 #define CFG_MONITOR_LEN (192 << 10)
154 #define CFG_INIT_SP_OFFSET 0x400000
156 /* We boot from this flash, selected with dip switch */
157 #define CFG_FLASH_BASE PHYS_FLASH_2
159 /* timeout values are in ticks */
160 #define CFG_FLASH_ERASE_TOUT (2 * CFG_HZ) /* Timeout for Flash Erase */
161 #define CFG_FLASH_WRITE_TOUT (2 * CFG_HZ) /* Timeout for Flash Write */
163 #define CFG_ENV_IS_NOWHERE 1
165 /* Address and size of Primary Environment Sector */
166 #define CFG_ENV_ADDR 0xB0030000
167 #define CFG_ENV_SIZE 0x10000
169 #define CONFIG_FLASH_16BIT
171 #define CONFIG_NR_DRAM_BANKS 2
173 #define CONFIG_NET_MULTI
175 #ifdef CONFIG_DBAU1550
181 #define CONFIG_MEMSIZE_IN_BYTES
183 #ifndef CONFIG_DBAU1550
184 /*---ATA PCMCIA ------------------------------------*/
185 #define CFG_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
186 #define CFG_PCMCIA_MEM_ADDR 0x20000000
187 #define CONFIG_PCMCIA_SLOT_A
189 #define CONFIG_ATAPI 1
190 #define CONFIG_MAC_PARTITION 1
192 /* We run CF in "true ide" mode or a harddrive via pcmcia */
193 #define CONFIG_IDE_PCMCIA 1
195 /* We only support one slot for now */
196 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
197 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
199 #undef CONFIG_IDE_LED /* LED for ide not supported */
200 #undef CONFIG_IDE_RESET /* reset for ide not supported */
202 #define CFG_ATA_IDE0_OFFSET 0x0000
204 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
206 /* Offset for data I/O */
207 #define CFG_ATA_DATA_OFFSET 8
209 /* Offset for normal register accesses */
210 #define CFG_ATA_REG_OFFSET 0
212 /* Offset for alternate registers */
213 #define CFG_ATA_ALT_OFFSET 0x0100
214 #endif /* CONFIG_DBAU1550 */
216 /*-----------------------------------------------------------------------
217 * Cache Configuration
219 #define CFG_DCACHE_SIZE 16384
220 #define CFG_ICACHE_SIZE 16384
221 #define CFG_CACHELINE_SIZE 32
223 #endif /* __CONFIG_H */