3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * This file contains the configuration parameters for the dbau1x00 board.
31 #define CONFIG_MIPS32 1 /* MIPS32 CPU core */
32 #define CONFIG_DBAU1X00 1
33 #define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
35 #ifdef CONFIG_DBAU1000
36 /* Also known as Merlot */
37 #define CONFIG_SOC_AU1000 1
39 #ifdef CONFIG_DBAU1100
40 #define CONFIG_SOC_AU1100 1
42 #ifdef CONFIG_DBAU1500
43 #define CONFIG_SOC_AU1500 1
45 #ifdef CONFIG_DBAU1550
47 #define CONFIG_SOC_AU1550 1
49 #error "No valid board set"
55 #define CONFIG_ETHADDR DE:AD:BE:EF:01:01 /* Ethernet address */
57 #define CONFIG_BOOTDELAY 2 /* autoboot after 2 seconds */
59 #define CONFIG_BAUDRATE 115200
63 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
64 #undef CONFIG_BOOTARGS
66 #define CONFIG_EXTRA_ENV_SETTINGS \
67 "addmisc=setenv bootargs ${bootargs} " \
68 "console=ttyS0,${baudrate} " \
70 "bootfile=/tftpboot/vmlinux.srec\0" \
71 "load=tftp 80500000 ${u-boot}\0" \
74 #ifdef CONFIG_DBAU1550
75 /* Boot from flash by default, revert to bootp */
76 #define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
77 #else /* CONFIG_DBAU1550 */
78 #define CONFIG_BOOTCOMMAND "bootp;bootm"
79 #endif /* CONFIG_DBAU1550 */
85 #define CONFIG_BOOTP_BOOTFILESIZE
86 #define CONFIG_BOOTP_BOOTPATH
87 #define CONFIG_BOOTP_GATEWAY
88 #define CONFIG_BOOTP_HOSTNAME
92 * Command line configuration.
94 #include <config_cmd_default.h>
97 #undef CONFIG_CMD_BEDBUG
99 #undef CONFIG_CMD_SAVEENV
100 #undef CONFIG_CMD_FAT
101 #undef CONFIG_CMD_FPGA
102 #undef CONFIG_CMD_MII
103 #undef CONFIG_CMD_RUN
106 #ifdef CONFIG_DBAU1550
108 #define CONFIG_CMD_FLASH
109 #define CONFIG_CMD_LOADB
110 #define CONFIG_CMD_NET
112 #undef CONFIG_CMD_I2C
113 #undef CONFIG_CMD_IDE
114 #undef CONFIG_CMD_NFS
115 #undef CONFIG_CMD_PCMCIA
119 #define CONFIG_CMD_IDE
120 #define CONFIG_CMD_DHCP
122 #undef CONFIG_CMD_FLASH
123 #undef CONFIG_CMD_LOADB
124 #undef CONFIG_CMD_LOADS
130 * Miscellaneous configurable options
132 #define CONFIG_SYS_LONGHELP /* undef to save memory */
134 #define CONFIG_SYS_PROMPT "DbAu1xx0 # " /* Monitor Command Prompt */
136 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
137 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
138 #define CONFIG_SYS_MAXARGS 16 /* max number of command args*/
140 #define CONFIG_SYS_MALLOC_LEN 128*1024
142 #define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
144 #define CONFIG_SYS_MHZ 396
146 #if (CONFIG_SYS_MHZ % 12) != 0
147 #error "Invalid CPU frequency - must be multiple of 12!"
150 #define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
152 #define CONFIG_SYS_HZ 1000
154 #define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
156 #define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
158 #define CONFIG_SYS_MEMTEST_START 0x80100000
159 #define CONFIG_SYS_MEMTEST_END 0x80800000
161 /*-----------------------------------------------------------------------
162 * FLASH and environment organization
164 #ifdef CONFIG_DBAU1550
166 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
167 #define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
169 #define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
170 #define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
172 #else /* CONFIG_DBAU1550 */
174 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
175 #define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
177 #define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
178 #define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
180 #endif /* CONFIG_DBAU1550 */
182 #define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
184 #define CONFIG_SYS_FLASH_CFI 1
185 #define CONFIG_FLASH_CFI_DRIVER 1
187 /* The following #defines are needed to get flash environment right */
188 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
189 #define CONFIG_SYS_MONITOR_LEN (192 << 10)
191 #define CONFIG_SYS_INIT_SP_OFFSET 0x400000
193 /* We boot from this flash, selected with dip switch */
194 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
196 /* timeout values are in ticks */
197 #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
198 #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
200 #define CONFIG_ENV_IS_NOWHERE 1
202 /* Address and size of Primary Environment Sector */
203 #define CONFIG_ENV_ADDR 0xB0030000
204 #define CONFIG_ENV_SIZE 0x10000
206 #define CONFIG_FLASH_16BIT
208 #define CONFIG_NR_DRAM_BANKS 2
211 #ifdef CONFIG_DBAU1550
217 #define CONFIG_MEMSIZE_IN_BYTES
219 #ifndef CONFIG_DBAU1550
220 /*---ATA PCMCIA ------------------------------------*/
221 #define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
222 #define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
223 #define CONFIG_PCMCIA_SLOT_A
225 #define CONFIG_ATAPI 1
226 #define CONFIG_MAC_PARTITION 1
228 /* We run CF in "true ide" mode or a harddrive via pcmcia */
229 #define CONFIG_IDE_PCMCIA 1
231 /* We only support one slot for now */
232 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
233 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
235 #undef CONFIG_IDE_LED /* LED for ide not supported */
236 #undef CONFIG_IDE_RESET /* reset for ide not supported */
238 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
240 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
242 /* Offset for data I/O */
243 #define CONFIG_SYS_ATA_DATA_OFFSET 8
245 /* Offset for normal register accesses */
246 #define CONFIG_SYS_ATA_REG_OFFSET 0
248 /* Offset for alternate registers */
249 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
250 #endif /* CONFIG_DBAU1550 */
252 /*-----------------------------------------------------------------------
253 * Cache Configuration
255 #define CONFIG_SYS_DCACHE_SIZE 16384
256 #define CONFIG_SYS_ICACHE_SIZE 16384
257 #define CONFIG_SYS_CACHELINE_SIZE 32
259 #endif /* __CONFIG_H */