2 * Copyright (C) 2014 Stefan Roese <sr@denx.de>
4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef _CONFIG_DB_MV7846MP_GP_H
8 #define _CONFIG_DB_MV7846MP_GP_H
11 * High Level Configuration Options (easy to change)
13 #define CONFIG_ARMADA_XP /* SOC Family Name */
14 #define CONFIG_DB_784MP_GP /* Board target name for DDR training */
16 #define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */
17 #define CONFIG_SYS_GENERIC_BOARD
18 #define CONFIG_DISPLAY_BOARDINFO_LATE
20 #define CONFIG_SYS_TEXT_BASE 0x04000000
21 #define CONFIG_SYS_TCLK 250000000 /* 250MHz */
24 * Commands configuration
26 #define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
27 #define CONFIG_CMD_DHCP
28 #define CONFIG_CMD_ENV
29 #define CONFIG_CMD_I2C
30 #define CONFIG_CMD_IDE
31 #define CONFIG_CMD_PING
33 #define CONFIG_CMD_SPI
34 #define CONFIG_CMD_TFTPPUT
35 #define CONFIG_CMD_TIME
38 #define CONFIG_SYS_I2C
39 #define CONFIG_SYS_I2C_MVTWSI
40 #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
41 #define CONFIG_SYS_I2C_SLAVE 0x0
42 #define CONFIG_SYS_I2C_SPEED 100000
44 /* SPI NOR flash default params, used by sf commands */
45 #define CONFIG_SF_DEFAULT_SPEED 1000000
46 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
47 #define CONFIG_SPI_FLASH_STMICRO
49 /* Environment in SPI NOR flash */
50 #define CONFIG_ENV_IS_IN_SPI_FLASH
51 #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
52 #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
53 #define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64KiB sectors */
55 #define CONFIG_PHY_MARVELL /* there is a marvell phy */
56 #define CONFIG_PHY_ADDR { 0x10, 0x11, 0x12, 0x13 }
57 #define CONFIG_SYS_NETA_INTERFACE_TYPE PHY_INTERFACE_MODE_QSGMII
58 #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
59 #define CONFIG_RESET_PHY_R
61 #define CONFIG_SYS_CONSOLE_INFO_QUIET /* don't print console @ startup */
62 #define CONFIG_SYS_ALT_MEMTEST
67 #define CONFIG_IDE_PREINIT
68 #define CONFIG_MVSATA_IDE
70 /* Needs byte-swapping for ATA data register */
71 #define CONFIG_IDE_SWAP_IO
73 #define CONFIG_SYS_ATA_REG_OFFSET 0x0100 /* Offset for register access */
74 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0100 /* Offset for data I/O */
75 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
77 /* Each 8-bit ATA register is aligned to a 4-bytes address */
78 #define CONFIG_SYS_ATA_STRIDE 4
80 /* CONFIG_CMD_IDE requires some #defines for ATA registers */
81 #define CONFIG_SYS_IDE_MAXBUS 2
82 #define CONFIG_SYS_IDE_MAXDEVICE CONFIG_SYS_IDE_MAXBUS
84 /* ATA registers base is at SATA controller base */
85 #define CONFIG_SYS_ATA_BASE_ADDR MVEBU_AXP_SATA_BASE
86 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x2000
87 #define CONFIG_SYS_ATA_IDE1_OFFSET 0x4000
89 #define CONFIG_DOS_PARTITION
90 #endif /* CONFIG_CMD_IDE */
93 * mv-common.h should be defined after CMD configs since it used them
94 * to enable certain macros
96 #include "mv-common.h"
99 * Memory layout while starting into the bin_hdr via the
102 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
103 * 0x4000.4030 bin_hdr start address
104 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
105 * 0x4007.fffc BootROM stack top
107 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
108 * L2 cache thus cannot be used.
112 /* Defines for SPL */
113 #define CONFIG_SPL_FRAMEWORK
114 #define CONFIG_SPL_TEXT_BASE 0x40004030
115 #define CONFIG_SPL_MAX_SIZE ((128 << 10) - 0x4030)
117 #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
118 #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
120 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
121 CONFIG_SPL_BSS_MAX_SIZE)
122 #define CONFIG_SYS_SPL_MALLOC_SIZE (16 << 10)
124 #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
125 #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
127 #define CONFIG_SPL_LIBCOMMON_SUPPORT
128 #define CONFIG_SPL_LIBGENERIC_SUPPORT
129 #define CONFIG_SPL_SERIAL_SUPPORT
130 #define CONFIG_SPL_I2C_SUPPORT
132 /* SPL related SPI defines */
133 #define CONFIG_SPL_SPI_SUPPORT
134 #define CONFIG_SPL_SPI_FLASH_SUPPORT
135 #define CONFIG_SPL_SPI_LOAD
136 #define CONFIG_SPL_SPI_BUS 0
137 #define CONFIG_SPL_SPI_CS 0
138 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
140 /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
141 #define CONFIG_SYS_MVEBU_DDR_AXP
142 #define CONFIG_SPD_EEPROM 0x4e
144 #endif /* _CONFIG_DB_MV7846MP_GP_H */