2 * Copyright (C) 2014 Stefan Roese <sr@denx.de>
4 * SPDX-License-Identifier: GPL-2.0+
7 #ifndef _CONFIG_DB_88F6820_GP_H
8 #define _CONFIG_DB_88F6820_GP_H
11 * High Level Configuration Options (easy to change)
13 #define CONFIG_ARMADA_XP /* SOC Family Name */
14 #define CONFIG_ARMADA_38X
15 #define CONFIG_DB_88F6820_GP /* Board target name for DDR training */
17 #define CONFIG_SYS_L2_PL310
19 #ifdef CONFIG_SPL_BUILD
20 #define CONFIG_SKIP_LOWLEVEL_INIT /* disable board lowlevel_init */
22 #define CONFIG_DISPLAY_BOARDINFO_LATE
25 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
26 * for DDR ECC byte filling in the SPL before loading the main
29 #define CONFIG_SYS_TEXT_BASE 0x00800000
30 #define CONFIG_SYS_TCLK 250000000 /* 250MHz */
33 * Commands configuration
35 #define CONFIG_SYS_NO_FLASH /* Declare no flash (NOR/SPI) */
36 #define CONFIG_CMD_CACHE
37 #define CONFIG_CMD_DHCP
38 #define CONFIG_CMD_ENV
39 #define CONFIG_CMD_EXT2
40 #define CONFIG_CMD_EXT4
41 #define CONFIG_CMD_FAT
42 #define CONFIG_CMD_FS_GENERIC
43 #define CONFIG_CMD_I2C
44 #define CONFIG_CMD_MMC
45 #define CONFIG_CMD_PCI
46 #define CONFIG_CMD_PING
47 #define CONFIG_CMD_SCSI
49 #define CONFIG_CMD_SPI
50 #define CONFIG_CMD_TFTPPUT
51 #define CONFIG_CMD_TIME
54 #define CONFIG_SYS_I2C
55 #define CONFIG_SYS_I2C_MVTWSI
56 #define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
57 #define CONFIG_SYS_I2C_SLAVE 0x0
58 #define CONFIG_SYS_I2C_SPEED 100000
60 /* SPI NOR flash default params, used by sf commands */
61 #define CONFIG_SF_DEFAULT_SPEED 1000000
62 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_3
63 #define CONFIG_SPI_FLASH_STMICRO
66 * SDIO/MMC Card Configuration
69 #define CONFIG_MMC_SDMA
70 #define CONFIG_GENERIC_MMC
72 #define CONFIG_MV_SDHCI
73 #define CONFIG_SYS_MMC_BASE MVEBU_SDIO_BASE
76 * SATA/SCSI/AHCI configuration
79 #define CONFIG_SCSI_AHCI
80 #define CONFIG_SCSI_AHCI_PLAT
81 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 2
82 #define CONFIG_SYS_SCSI_MAX_LUN 1
83 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
84 CONFIG_SYS_SCSI_MAX_LUN)
86 /* Partition support */
87 #define CONFIG_DOS_PARTITION
88 #define CONFIG_EFI_PARTITION
90 /* Additional FS support/configuration */
91 #define CONFIG_SUPPORT_VFAT
93 /* USB/EHCI configuration */
94 #define CONFIG_EHCI_IS_TDI
96 /* Environment in SPI NOR flash */
97 #define CONFIG_ENV_IS_IN_SPI_FLASH
98 #define CONFIG_ENV_OFFSET (1 << 20) /* 1MiB in */
99 #define CONFIG_ENV_SIZE (64 << 10) /* 64KiB */
100 #define CONFIG_ENV_SECT_SIZE (256 << 10) /* 256KiB sectors */
102 #define CONFIG_PHY_MARVELL /* there is a marvell phy */
103 #define CONFIG_PHY_ADDR { 1, 0 }
104 #define CONFIG_SYS_NETA_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII
105 #define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
109 #define CONFIG_PCI_MVEBU
110 #define CONFIG_PCI_PNP
111 #define CONFIG_PCI_SCAN_SHOW
112 #define CONFIG_E1000 /* enable Intel E1000 support for testing */
114 #define CONFIG_SYS_CONSOLE_INFO_QUIET /* don't print console @ startup */
115 #define CONFIG_SYS_ALT_MEMTEST
117 /* Keep device tree and initrd in lower memory so the kernel can access them */
118 #define CONFIG_EXTRA_ENV_SETTINGS \
119 "fdt_high=0x10000000\0" \
120 "initrd_high=0x10000000\0"
124 * Select the boot device here
126 * Currently supported are:
127 * SPL_BOOT_SPI_NOR_FLASH - Booting via SPI NOR flash
128 * SPL_BOOT_SDIO_MMC_CARD - Booting via SDIO/MMC card (partition 1)
130 #define SPL_BOOT_SPI_NOR_FLASH 1
131 #define SPL_BOOT_SDIO_MMC_CARD 2
132 #define CONFIG_SPL_BOOT_DEVICE SPL_BOOT_SPI_NOR_FLASH
134 /* Defines for SPL */
135 #define CONFIG_SPL_FRAMEWORK
136 #define CONFIG_SPL_SIZE (140 << 10)
137 #define CONFIG_SPL_TEXT_BASE 0x40000030
138 #define CONFIG_SPL_MAX_SIZE (CONFIG_SPL_SIZE - 0x0030)
140 #define CONFIG_SPL_BSS_START_ADDR (0x40000000 + CONFIG_SPL_SIZE)
141 #define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
143 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
144 CONFIG_SPL_BSS_MAX_SIZE)
145 #define CONFIG_SYS_SPL_MALLOC_SIZE (16 << 10)
147 #define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
148 #define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
150 #define CONFIG_SPL_LIBCOMMON_SUPPORT
151 #define CONFIG_SPL_LIBGENERIC_SUPPORT
152 #define CONFIG_SPL_SERIAL_SUPPORT
153 #define CONFIG_SPL_I2C_SUPPORT
155 #if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SPI_NOR_FLASH
156 /* SPL related SPI defines */
157 #define CONFIG_SPL_SPI_SUPPORT
158 #define CONFIG_SPL_SPI_FLASH_SUPPORT
159 #define CONFIG_SPL_SPI_LOAD
160 #define CONFIG_SPL_SPI_BUS 0
161 #define CONFIG_SPL_SPI_CS 0
162 #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x20000
163 #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_SPI_U_BOOT_OFFS
166 #if CONFIG_SPL_BOOT_DEVICE == SPL_BOOT_SDIO_MMC_CARD
167 /* SPL related MMC defines */
168 #define CONFIG_SPL_MMC_SUPPORT
169 #define CONFIG_SPL_LIBDISK_SUPPORT
170 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
171 #define CONFIG_SYS_MMC_U_BOOT_OFFS (160 << 10)
172 #define CONFIG_SYS_U_BOOT_OFFS CONFIG_SYS_MMC_U_BOOT_OFFS
173 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR (CONFIG_SYS_U_BOOT_OFFS / 512)
174 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS ((512 << 10) / 512) /* 512KiB */
175 #ifdef CONFIG_SPL_BUILD
176 #define CONFIG_FIXED_SDHCI_ALIGNED_BUFFER 0x00180000 /* in SDRAM */
180 /* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
181 #define CONFIG_SYS_MVEBU_DDR_A38X
185 * mv-common.h should be defined after CMD configs since it used them
186 * to enable certain macros
188 #include "mv-common.h"
190 #endif /* _CONFIG_DB_88F6820_GP_H */