2 * Copyright (C) 2011 Texas Instruments Incorporated
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License as
6 * published by the Free Software Foundation; either version 2 of
7 * the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 /* Spectrum Digital TMS320DM6467T EVM board */
24 #define DAVINCI_DM6467EVM
25 #define DAVINCI_DM6467TEVM
26 #define CONFIG_DISPLAY_CPUINFO
27 #define CONFIG_SYS_USE_NAND
28 #define CONFIG_SYS_NAND_SMALLPAGE
30 #define CONFIG_SKIP_LOWLEVEL_INIT
32 /* SoC Configuration */
33 #define CONFIG_ARM926EJS /* arm926ejs CPU */
35 /* Clock rates detection */
37 extern unsigned int davinci_arm_clk_get(void);
40 #define CFG_REFCLK_FREQ 33000000
41 /* Arm Clock frequency */
42 #define CONFIG_SYS_CLK_FREQ davinci_arm_clk_get()
43 /* Timer Input clock freq */
44 #define CONFIG_SYS_HZ_CLOCK (CONFIG_SYS_CLK_FREQ/2)
45 #define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
46 #define CONFIG_SYS_HZ 1000
47 #define CONFIG_SOC_DM646X
49 /* EEPROM definitions for EEPROM */
50 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
51 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
52 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
53 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
56 #define CONFIG_SYS_MALLOC_LEN (1 << 20) /* 1 MiB */
57 #define CONFIG_SYS_MEMTEST_START 0x80000000
58 #define CONFIG_SYS_MEMTEST_END 0x81000000 /* 16MB RAM test */
59 #define CONFIG_NR_DRAM_BANKS 1
60 #define CONFIG_STACKSIZE (256 << 10) /* 256 KiB */
61 #define PHYS_SDRAM_1 0x80000000 /* DDR Start */
62 #define PHYS_SDRAM_1_SIZE (256 << 20) /* DDR size 256MB */
64 /* Linux interfacing */
65 #define CONFIG_CMDLINE_TAG
66 #define CONFIG_SETUP_MEMORY_TAGS
67 #define CONFIG_SYS_BARGSIZE 1024 /* Bootarg Size */
68 #define CONFIG_SYS_LOAD_ADDR 0x80700000 /* kernel address */
69 #define CONFIG_REVISION_TAG
71 /* Serial Driver info */
72 #define CONFIG_SYS_NS16550
73 #define CONFIG_SYS_NS16550_SERIAL
74 #define CONFIG_SYS_NS16550_REG_SIZE 4
75 #define CONFIG_SYS_NS16550_COM1 0x01c20000
76 #define CONFIG_SYS_NS16550_CLK 24000000
77 #define CONFIG_CONS_INDEX 1
78 #define CONFIG_BAUDRATE 115200
79 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
81 /* I2C Configuration */
82 #define CONFIG_HARD_I2C
83 #define CONFIG_DRIVER_DAVINCI_I2C
84 #define CONFIG_SYS_I2C_SPEED 80000
85 #define CONFIG_SYS_I2C_SLAVE 10
87 /* Network & Ethernet Configuration */
88 #define CONFIG_DRIVER_TI_EMAC
89 #define CONFIG_EMAC_MDIO_PHY_NUM 1
91 #define CONFIG_BOOTP_DEFAULT
92 #define CONFIG_BOOTP_DNS
93 #define CONFIG_BOOTP_DNS2
94 #define CONFIG_BOOTP_SEND_HOSTNAME
95 #define CONFIG_NET_RETRY_COUNT 10
96 #define CONFIG_CMD_NET
98 /* Flash & Environment */
99 #define CONFIG_SYS_NO_FLASH
100 #ifdef CONFIG_SYS_USE_NAND
101 #define CONFIG_NAND_DAVINCI
102 #define CONFIG_SYS_NAND_CS 2
103 #undef CONFIG_ENV_IS_IN_FLASH
104 #define CONFIG_ENV_IS_IN_NAND
105 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
106 #define CONFIG_SYS_NAND_BASE_LIST {0x42000000, }
107 #define CONFIG_SYS_NAND_HW_ECC
108 #define CONFIG_SYS_MAX_NAND_DEVICE 1
109 #define CONFIG_ENV_OFFSET 0
111 #define CONFIG_ENV_IS_NOWHERE
112 #define CONFIG_ENV_SIZE (4 << 10) /* 4 KiB */
115 /* U-Boot general configuration */
116 #undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */
117 #define CONFIG_BOOTDELAY 3
118 #define CONFIG_BOOTFILE "uImage" /* Boot file name */
119 #define CONFIG_SYS_PROMPT "DM6467 EVM > " /* Monitor Command Prompt */
120 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
121 #define CONFIG_SYS_PBSIZE \
122 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
123 #define CONFIG_SYS_MAXARGS 16
124 #define CONFIG_VERSION_VARIABLE
125 #define CONFIG_AUTO_COMPLETE
126 #define CONFIG_SYS_HUSH_PARSER
127 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
128 #define CONFIG_CMDLINE_EDITING
129 #define CONFIG_SYS_LONGHELP
130 #define CONFIG_CRC32_VERIFY
131 #define CONFIG_MX_CYCLIC
132 #define CONFIG_BOOTCOMMAND "source 0x82080000; dhcp; bootm"
133 #define CONFIG_BOOTARGS \
134 "mem=120M console=ttyS0,115200n8 " \
135 "root=/dev/hda1 rw noinitrd ip=dhcp"
137 /* U-Boot commands */
138 #include <config_cmd_default.h>
139 #define CONFIG_CMD_ASKENV
140 #define CONFIG_CMD_DIAG
141 #define CONFIG_CMD_I2C
142 #define CONFIG_CMD_MII
143 #define CONFIG_CMD_SAVES
144 #define CONFIG_CMD_EEPROM
145 #define CONFIG_CMD_PING
146 #define CONFIG_CMD_DHCP
147 #undef CONFIG_CMD_BDI
148 #undef CONFIG_CMD_FPGA
149 #undef CONFIG_CMD_SETGETDCR
150 #ifdef CONFIG_SYS_USE_NAND
151 #undef CONFIG_CMD_FLASH
152 #undef CONFIG_CMD_IMLS
153 #define CONFIG_CMD_NAND
156 #define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
158 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
159 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
160 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \
161 CONFIG_SYS_INIT_RAM_SIZE - \
162 GENERATED_GBL_DATA_SIZE)
164 #endif /* __CONFIG_H */