2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
4 * Based on davinci_dvevm.h. Original Copyrights follow:
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 #define CONFIG_DRIVER_TI_EMAC
30 #define CONFIG_USE_SPIFLASH
36 #define CONFIG_MACH_DAVINCI_DA850_EVM
37 #define CONFIG_ARM926EJS /* arm926ejs CPU core */
38 #define CONFIG_SOC_DA8XX /* TI DA8xx SoC */
39 #define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
40 #define CONFIG_SYS_OSCIN_FREQ 24000000
41 #define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
42 #define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
43 #define CONFIG_SYS_HZ 1000
44 #define CONFIG_SKIP_LOWLEVEL_INIT
45 #define CONFIG_SYS_TEXT_BASE 0xc1080000
50 #define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
51 #define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
52 #define PHYS_SDRAM_1_SIZE (64 << 20) /* SDRAM size 64MB */
53 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
55 /* memtest start addr */
56 #define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
58 /* memtest will be run on 16MB */
59 #define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
61 #define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
62 #define CONFIG_STACKSIZE (256*1024) /* regular stack */
67 #define CONFIG_SYS_NS16550
68 #define CONFIG_SYS_NS16550_SERIAL
69 #define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
70 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
71 #define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
72 #define CONFIG_CONS_INDEX 1 /* use UART0 for console */
73 #define CONFIG_BAUDRATE 115200 /* Default baud rate */
74 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
77 #define CONFIG_SPI_FLASH
78 #define CONFIG_SPI_FLASH_WINBOND
79 #define CONFIG_DAVINCI_SPI
80 #define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
81 #define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
82 #define CONFIG_SF_DEFAULT_SPEED 30000000
83 #define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
88 #define CONFIG_HARD_I2C
89 #define CONFIG_DRIVER_DAVINCI_I2C
90 #define CONFIG_SYS_I2C_SPEED 25000
91 #define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
92 #define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
97 #ifdef CONFIG_USE_NAND
98 #undef CONFIG_ENV_IS_IN_FLASH
99 #define CONFIG_NAND_DAVINCI
100 #define CONFIG_SYS_NO_FLASH
101 #define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
102 #define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
103 #define CONFIG_ENV_SIZE (128 << 10)
104 #define CONFIG_SYS_NAND_USE_FLASH_BBT
105 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
106 #define CONFIG_SYS_NAND_PAGE_2K
107 #define CONFIG_SYS_NAND_CS 3
108 #define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
109 #define CONFIG_SYS_CLE_MASK 0x10
110 #define CONFIG_SYS_ALE_MASK 0x8
111 #undef CONFIG_SYS_NAND_HW_ECC
112 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
113 #define NAND_MAX_CHIPS 1
117 * Network & Ethernet Configuration
119 #ifdef CONFIG_DRIVER_TI_EMAC
120 #define CONFIG_EMAC_MDIO_PHY_NUM 0
122 #define CONFIG_BOOTP_DEFAULT
123 #define CONFIG_BOOTP_DNS
124 #define CONFIG_BOOTP_DNS2
125 #define CONFIG_BOOTP_SEND_HOSTNAME
126 #define CONFIG_NET_RETRY_COUNT 10
127 #define CONFIG_NET_MULTI
130 #ifdef CONFIG_USE_NOR
131 #define CONFIG_ENV_IS_IN_FLASH
132 #define CONFIG_FLASH_CFI_DRIVER
133 #define CONFIG_SYS_FLASH_CFI
134 #define CONFIG_SYS_FLASH_PROTECTION
135 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
136 #define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
137 #define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
138 #define CONFIG_ENV_SIZE (10 << 10) /* 10KB */
139 #define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
140 #define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
141 #define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
143 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
146 #ifdef CONFIG_USE_SPIFLASH
147 #undef CONFIG_ENV_IS_IN_FLASH
148 #undef CONFIG_ENV_IS_IN_NAND
149 #define CONFIG_ENV_IS_IN_SPI_FLASH
150 #define CONFIG_ENV_SIZE (64 << 10)
151 #define CONFIG_ENV_OFFSET (256 << 10)
152 #define CONFIG_ENV_SECT_SIZE (64 << 10)
153 #define CONFIG_SYS_NO_FLASH
157 * U-Boot general configuration
159 #define CONFIG_MISC_INIT_R
160 #define CONFIG_BOOTFILE "uImage" /* Boot file name */
161 #define CONFIG_SYS_PROMPT "U-Boot > " /* Command Prompt */
162 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
163 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
164 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
165 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
166 #define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
167 #define CONFIG_VERSION_VARIABLE
168 #define CONFIG_AUTO_COMPLETE
169 #define CONFIG_SYS_HUSH_PARSER
170 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
171 #define CONFIG_CMDLINE_EDITING
172 #define CONFIG_SYS_LONGHELP
173 #define CONFIG_CRC32_VERIFY
174 #define CONFIG_MX_CYCLIC
179 #define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
180 #define CONFIG_HWCONFIG /* enable hwconfig */
181 #define CONFIG_CMDLINE_TAG
182 #define CONFIG_REVISION_TAG
183 #define CONFIG_SETUP_MEMORY_TAGS
184 #define CONFIG_BOOTARGS \
185 "mem=32M console=ttyS2,115200n8 root=/dev/mtdblock2 rw noinitrd ip=dhcp"
186 #define CONFIG_BOOTDELAY 3
187 #define CONFIG_EXTRA_ENV_SETTINGS "hwconfig=dsp:wake=yes"
192 #include <config_cmd_default.h>
193 #define CONFIG_CMD_ENV
194 #define CONFIG_CMD_ASKENV
195 #define CONFIG_CMD_DHCP
196 #define CONFIG_CMD_DIAG
197 #define CONFIG_CMD_MII
198 #define CONFIG_CMD_PING
199 #define CONFIG_CMD_SAVES
200 #define CONFIG_CMD_MEMORY
202 #ifndef CONFIG_DRIVER_TI_EMAC
203 #undef CONFIG_CMD_NET
204 #undef CONFIG_CMD_DHCP
205 #undef CONFIG_CMD_MII
206 #undef CONFIG_CMD_PING
209 #ifdef CONFIG_USE_NAND
210 #undef CONFIG_CMD_FLASH
211 #undef CONFIG_CMD_IMLS
212 #define CONFIG_CMD_NAND
214 #define CONFIG_CMD_MTDPARTS
215 #define CONFIG_MTD_DEVICE
216 #define CONFIG_MTD_PARTITIONS
218 #define CONFIG_RBTREE
219 #define CONFIG_CMD_UBI
220 #define CONFIG_CMD_UBIFS
223 #ifdef CONFIG_USE_SPIFLASH
224 #undef CONFIG_CMD_IMLS
225 #undef CONFIG_CMD_FLASH
226 #define CONFIG_CMD_SPI
227 #define CONFIG_CMD_SF
228 #define CONFIG_CMD_SAVEENV
231 #if !defined(CONFIG_USE_NAND) && \
232 !defined(CONFIG_USE_NOR) && \
233 !defined(CONFIG_USE_SPIFLASH)
234 #define CONFIG_ENV_IS_NOWHERE
235 #define CONFIG_SYS_NO_FLASH
236 #define CONFIG_ENV_SIZE (16 << 10)
237 #undef CONFIG_CMD_IMLS
238 #undef CONFIG_CMD_ENV
241 /* additions for new relocation code, must added to all boards */
242 #define CONFIG_SYS_SDRAM_BASE 0xc0000000
243 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - \
244 /* Fix this */ GENERATED_GBL_DATA_SIZE)
245 #endif /* __CONFIG_H */