1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Based on corenet_ds.h
9 #if !defined(CONFIG_ARCH_P5020) && !defined(CONFIG_ARCH_P5040)
10 #error Must call Cyrus CONFIG with a specific CPU enabled.
14 #define CONFIG_FSL_SATA_V2
17 #ifdef CONFIG_ARCH_P5020
18 #define CONFIG_SYS_FSL_RAID_ENGINE
19 #define CONFIG_SYS_DPAA_RMAN
21 #define CONFIG_SYS_DPAA_PME
24 * Corenet DS style board configuration file
26 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28 #define CONFIG_SYS_FSL_PBL_PBI board/varisys/cyrus/pbi.cfg
29 #if defined(CONFIG_ARCH_P5020)
30 #define CONFIG_SYS_CLK_FREQ 133000000
31 #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5020_v2.cfg
32 #elif defined(CONFIG_ARCH_P5040)
33 #define CONFIG_SYS_CLK_FREQ 100000000
34 #define CONFIG_SYS_FSL_PBL_RCW board/varisys/cyrus/rcw_p5040.cfg
37 /* High Level Configuration Options */
38 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
40 #define CONFIG_SYS_MMC_MAX_DEVICE 1
42 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
43 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
44 #define CONFIG_PCIE1 /* PCIE controller 1 */
45 #define CONFIG_PCIE2 /* PCIE controller 2 */
46 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
47 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
49 #define CONFIG_ENV_OVERWRITE
51 #if defined(CONFIG_SDCARD)
52 #define CONFIG_FSL_FIXED_MMC_LOCATION
53 #define CONFIG_SYS_MMC_ENV_DEV 0
54 #define CONFIG_ENV_SIZE 0x2000
55 #define CONFIG_ENV_OFFSET (512 * 1658)
59 * These can be toggled for performance analysis, otherwise use default.
61 #define CONFIG_SYS_CACHE_STASHING
62 #define CONFIG_BACKSIDE_L2_CACHE
63 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
64 #define CONFIG_BTB /* toggle branch predition */
65 #define CONFIG_DDR_ECC
67 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
68 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
71 #define CONFIG_ENABLE_36BIT_PHYS
73 #ifdef CONFIG_PHYS_64BIT
74 #define CONFIG_ADDR_MAP
75 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
78 /* test POST memory test */
80 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
81 #define CONFIG_SYS_MEMTEST_END 0x00400000
84 * Config the L3 Cache as L3 SRAM
86 #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
87 #ifdef CONFIG_PHYS_64BIT
88 #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
90 #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
92 #define CONFIG_SYS_L3_SIZE (1024 << 10)
93 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
95 #ifdef CONFIG_PHYS_64BIT
96 #define CONFIG_SYS_DCSRBAR 0xf0000000
97 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
103 #define CONFIG_VERY_BIG_RAM
104 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
105 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
107 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
108 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
110 #define CONFIG_DDR_SPD
112 #define CONFIG_SYS_SPD_BUS_NUM 1
113 #define SPD_EEPROM_ADDRESS1 0x51
114 #define SPD_EEPROM_ADDRESS2 0x52
115 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
118 * Local Bus Definitions
121 #define CONFIG_SYS_LBC0_BASE 0xe0000000 /* Start of LBC Registers */
122 #ifdef CONFIG_PHYS_64BIT
123 #define CONFIG_SYS_LBC0_BASE_PHYS 0xfe0000000ull
125 #define CONFIG_SYS_LBC0_BASE_PHYS CONFIG_SYS_LBC0_BASE
128 #define CONFIG_SYS_LBC1_BASE 0xe1000000 /* Start of LBC Registers */
129 #ifdef CONFIG_PHYS_64BIT
130 #define CONFIG_SYS_LBC1_BASE_PHYS 0xfe1000000ull
132 #define CONFIG_SYS_LBC1_BASE_PHYS CONFIG_SYS_LBC1_BASE
135 /* Set the local bus clock 1/16 of platform clock */
136 #define CONFIG_SYS_LBC_LCRR (LCRR_CLKDIV_16 | LCRR_EADC_1)
138 #define CONFIG_SYS_BR0_PRELIM \
139 (BR_PHYS_ADDR(CONFIG_SYS_LBC0_BASE_PHYS) | BR_PS_16 | BR_V)
140 #define CONFIG_SYS_BR1_PRELIM \
141 (BR_PHYS_ADDR(CONFIG_SYS_LBC1_BASE_PHYS) | BR_PS_16 | BR_V)
143 #define CONFIG_SYS_OR0_PRELIM 0xfff00010
144 #define CONFIG_SYS_OR1_PRELIM 0xfff00010
146 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
148 #if defined(CONFIG_RAMBOOT_PBL)
149 #define CONFIG_SYS_RAMBOOT
152 #define CONFIG_HWCONFIG
154 /* define to use L1 as initial stack */
155 #define CONFIG_L1_INIT_RAM
156 #define CONFIG_SYS_INIT_RAM_LOCK
157 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
158 #ifdef CONFIG_PHYS_64BIT
159 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
160 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
161 /* The assembler doesn't like typecast */
162 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
163 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
164 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
166 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
167 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
168 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
170 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
172 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
173 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
175 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
176 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
178 /* Serial Port - controlled on board with jumper J8
182 #define CONFIG_SYS_NS16550_SERIAL
183 #define CONFIG_SYS_NS16550_REG_SIZE 1
184 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
186 #define CONFIG_SYS_BAUDRATE_TABLE \
187 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
189 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
190 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
191 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
192 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
195 #define CONFIG_SYS_I2C
196 #define CONFIG_SYS_I2C_FSL
197 #define CONFIG_I2C_MULTI_BUS
198 #define CONFIG_I2C_CMD_TREE
199 #define CONFIG_SYS_FSL_I2C_SPEED 400000 /* I2C speed and slave address */
200 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
201 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
202 #define CONFIG_SYS_FSL_I2C2_SPEED 400000 /* I2C speed and slave address */
203 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
204 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
205 #define CONFIG_SYS_FSL_I2C3_SPEED 400000 /* I2C speed and slave address */
206 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
207 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
208 #define CONFIG_SYS_FSL_I2C4_SPEED 400000 /* I2C speed and slave address */
209 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
210 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
212 #define CONFIG_ID_EEPROM
213 #define CONFIG_SYS_I2C_EEPROM_NXID
214 #define CONFIG_SYS_EEPROM_BUS_NUM 0
215 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
216 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
218 #define CONFIG_SYS_I2C_GENERIC_MAC
219 #define CONFIG_SYS_I2C_MAC1_BUS 3
220 #define CONFIG_SYS_I2C_MAC1_CHIP_ADDR 0x57
221 #define CONFIG_SYS_I2C_MAC1_DATA_ADDR 0xf2
222 #define CONFIG_SYS_I2C_MAC2_BUS 0
223 #define CONFIG_SYS_I2C_MAC2_CHIP_ADDR 0x50
224 #define CONFIG_SYS_I2C_MAC2_DATA_ADDR 0xfa
226 #define CONFIG_RTC_MCP79411 1
227 #define CONFIG_SYS_RTC_BUS_NUM 3
228 #define CONFIG_SYS_I2C_RTC_ADDR 0x6f
231 * eSPI - Enhanced SPI
236 * Memory space is mapped 1-1, but I/O space must start from 0.
239 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
240 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
241 #ifdef CONFIG_PHYS_64BIT
242 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
243 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
245 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
246 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
248 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
249 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
250 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
251 #ifdef CONFIG_PHYS_64BIT
252 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
254 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
256 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
258 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
259 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
260 #ifdef CONFIG_PHYS_64BIT
261 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
262 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
264 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
265 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
267 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
268 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
269 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
270 #ifdef CONFIG_PHYS_64BIT
271 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
273 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
275 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
277 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
278 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
279 #ifdef CONFIG_PHYS_64BIT
280 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
281 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
283 #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
284 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
286 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
287 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
288 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
289 #ifdef CONFIG_PHYS_64BIT
290 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
292 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
294 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
296 /* controller 4, Base address 203000 */
297 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
298 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
299 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
300 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
301 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
302 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
305 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
306 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
307 #ifdef CONFIG_PHYS_64BIT
308 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
310 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
312 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
313 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
314 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
315 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
316 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
317 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
318 CONFIG_SYS_BMAN_CENA_SIZE)
319 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
320 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
321 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
322 #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
323 #ifdef CONFIG_PHYS_64BIT
324 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
326 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
328 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
329 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
330 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
331 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
332 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
333 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
334 CONFIG_SYS_QMAN_CENA_SIZE)
335 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
336 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
338 #define CONFIG_SYS_DPAA_FMAN
339 /* Default address of microcode for the Linux Fman driver */
341 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
342 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
343 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
345 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
347 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
348 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
351 #define CONFIG_PCI_INDIRECT_BRIDGE
353 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
354 #endif /* CONFIG_PCI */
357 #ifdef CONFIG_FSL_SATA_V2
358 #define CONFIG_SYS_SATA_MAX_DEVICE 2
360 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
361 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
363 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
364 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
369 #ifdef CONFIG_FMAN_ENET
370 #define CONFIG_SYS_TBIPA_VALUE 8
371 #define CONFIG_ETHPRIME "FM1@DTSEC4"
377 #define CONFIG_LOADS_ECHO /* echo on for serial download */
378 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
383 #define CONFIG_HAS_FSL_DR_USB
384 #define CONFIG_HAS_FSL_MPH_USB
386 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
387 #define CONFIG_USB_EHCI_FSL
388 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
389 #define CONFIG_EHCI_IS_TDI
390 /* _VIA_CONTROL_EP */
394 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
395 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
399 * Miscellaneous configurable options
401 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
404 * For booting Linux, the board info and command line data
405 * have to be in the first 64 MB of memory, since this is
406 * the maximum mapped by the Linux kernel during initialization.
408 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
409 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
411 #ifdef CONFIG_CMD_KGDB
412 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
416 * Environment Configuration
418 #define CONFIG_ROOTPATH "/opt/nfsroot"
419 #define CONFIG_BOOTFILE "uImage"
420 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
422 /* default location for tftp and bootm */
423 #define CONFIG_LOADADDR 1000000
425 #define __USB_PHY_TYPE utmi
427 #define CONFIG_EXTRA_ENV_SETTINGS \
428 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
429 "bank_intlv=cs0_cs1;" \
430 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
431 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
433 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
434 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
435 "consoledev=ttyS0\0" \
436 "ramdiskaddr=2000000\0" \
437 "fdtaddr=1e00000\0" \
440 #define CONFIG_HDBOOT \
441 "setenv bootargs root=/dev/$bdev rw " \
442 "console=$consoledev,$baudrate $othbootargs;" \
443 "tftp $loadaddr $bootfile;" \
444 "tftp $fdtaddr $fdtfile;" \
445 "bootm $loadaddr - $fdtaddr"
447 #define CONFIG_NFSBOOTCOMMAND \
448 "setenv bootargs root=/dev/nfs rw " \
449 "nfsroot=$serverip:$rootpath " \
450 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
451 "console=$consoledev,$baudrate $othbootargs;" \
452 "tftp $loadaddr $bootfile;" \
453 "tftp $fdtaddr $fdtfile;" \
454 "bootm $loadaddr - $fdtaddr"
456 #define CONFIG_RAMBOOTCOMMAND \
457 "setenv bootargs root=/dev/ram rw " \
458 "console=$consoledev,$baudrate $othbootargs;" \
459 "tftp $ramdiskaddr $ramdiskfile;" \
460 "tftp $loadaddr $bootfile;" \
461 "tftp $fdtaddr $fdtfile;" \
462 "bootm $loadaddr $ramdiskaddr $fdtaddr"
464 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
466 #include <asm/fsl_secure_boot.h>
468 #endif /* __CONFIG_H */