powerpc: Clean up CHAIN_OF_TRUST related options
[platform/kernel/u-boot.git] / include / configs / corenet_ds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * Corenet DS style board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #include "../board/freescale/common/ics307_clk.h"
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
19 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
20 #endif
21
22 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
23 /* Set 1M boot space */
24 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
25 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
26                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
27 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28 #endif
29
30 /* High Level Configuration Options */
31 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
32
33 #ifndef CONFIG_RESET_VECTOR_ADDRESS
34 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
35 #endif
36
37 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
38 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
39 #define CONFIG_PCIE1                    /* PCIE controller 1 */
40 #define CONFIG_PCIE2                    /* PCIE controller 2 */
41
42 #if defined(CONFIG_SPIFLASH)
43 #elif defined(CONFIG_SDCARD)
44 #define CONFIG_FSL_FIXED_MMC_LOCATION
45 #endif
46
47 /*
48  * These can be toggled for performance analysis, otherwise use default.
49  */
50 #define CONFIG_SYS_CACHE_STASHING
51 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
52 #ifdef CONFIG_DDR_ECC
53 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
54 #endif
55
56 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
57
58 /*
59  *  Config the L3 Cache as L3 SRAM
60  */
61 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
62 #ifdef CONFIG_PHYS_64BIT
63 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
64 #else
65 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
66 #endif
67 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
68 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
69
70 #ifdef CONFIG_PHYS_64BIT
71 #define CONFIG_SYS_DCSRBAR              0xf0000000
72 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
73 #endif
74
75 /* EEPROM */
76 #define CONFIG_SYS_I2C_EEPROM_NXID
77 #define CONFIG_SYS_EEPROM_BUS_NUM       0
78
79 /*
80  * DDR Setup
81  */
82 #define CONFIG_VERY_BIG_RAM
83 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
84 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
85
86 #define SPD_EEPROM_ADDRESS1     0x51
87 #define SPD_EEPROM_ADDRESS2     0x52
88 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
89 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
90
91 /*
92  * Local Bus Definitions
93  */
94
95 /* Set the local bus clock 1/8 of platform clock */
96 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
97
98 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
99 #ifdef CONFIG_PHYS_64BIT
100 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
101 #else
102 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
103 #endif
104
105 #define CONFIG_SYS_FLASH_BR_PRELIM \
106                 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
107                  | BR_PS_16 | BR_V)
108 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
109                                         | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
110
111 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
112 #ifdef CONFIG_PHYS_64BIT
113 #define PIXIS_BASE_PHYS         0xfffdf0000ull
114 #else
115 #define PIXIS_BASE_PHYS         PIXIS_BASE
116 #endif
117
118 #define PIXIS_LBMAP_SWITCH      7
119 #define PIXIS_LBMAP_MASK        0xf0
120 #define PIXIS_LBMAP_SHIFT       4
121 #define PIXIS_LBMAP_ALTBANK     0x40
122
123 #define CONFIG_SYS_FLASH_QUIET_TEST
124 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
125
126 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
127 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
128 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
129
130 #if defined(CONFIG_RAMBOOT_PBL)
131 #define CONFIG_SYS_RAMBOOT
132 #endif
133
134 /* Nand Flash */
135 #ifdef CONFIG_NAND_FSL_ELBC
136 #define CONFIG_SYS_NAND_BASE            0xffa00000
137 #ifdef CONFIG_PHYS_64BIT
138 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
139 #else
140 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
141 #endif
142
143 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
144 #define CONFIG_SYS_MAX_NAND_DEVICE      1
145
146 /* NAND flash config */
147 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
148                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
149                                | BR_PS_8               /* Port Size = 8 bit */ \
150                                | BR_MS_FCM             /* MSEL = FCM */ \
151                                | BR_V)                 /* valid */
152 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
153                                | OR_FCM_PGS            /* Large Page*/ \
154                                | OR_FCM_CSCT \
155                                | OR_FCM_CST \
156                                | OR_FCM_CHT \
157                                | OR_FCM_SCY_1 \
158                                | OR_FCM_TRLX \
159                                | OR_FCM_EHTR)
160 #endif /* CONFIG_NAND_FSL_ELBC */
161
162 #define CONFIG_SYS_FLASH_EMPTY_INFO
163 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
164
165 #define CONFIG_HWCONFIG
166
167 /* define to use L1 as initial stack */
168 #define CONFIG_L1_INIT_RAM
169 #define CONFIG_SYS_INIT_RAM_LOCK
170 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
171 #ifdef CONFIG_PHYS_64BIT
172 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
173 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
174 /* The assembler doesn't like typecast */
175 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
176         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
177           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
178 #else
179 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
180 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
181 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
182 #endif
183 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
184
185 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
186
187 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
188
189 /* Serial Port - controlled on board with jumper J8
190  * open - index 2
191  * shorted - index 1
192  */
193 #define CONFIG_SYS_NS16550_SERIAL
194 #define CONFIG_SYS_NS16550_REG_SIZE     1
195 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
196
197 #define CONFIG_SYS_BAUDRATE_TABLE       \
198         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
199
200 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
201 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
202 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
203 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
204
205 /* I2C */
206
207 /*
208  * RapidIO
209  */
210 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
211 #ifdef CONFIG_PHYS_64BIT
212 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
213 #else
214 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
215 #endif
216 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
217
218 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
219 #ifdef CONFIG_PHYS_64BIT
220 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
221 #else
222 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
223 #endif
224 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
225
226 /*
227  * for slave u-boot IMAGE instored in master memory space,
228  * PHYS must be aligned based on the SIZE
229  */
230 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
231 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
232 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
233 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
234 /*
235  * for slave UCODE and ENV instored in master memory space,
236  * PHYS must be aligned based on the SIZE
237  */
238 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
239 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
240 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
241
242 /* slave core release by master*/
243 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
244 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
245
246 /*
247  * SRIO_PCIE_BOOT - SLAVE
248  */
249 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
250 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
251 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
252                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
253 #endif
254
255 /*
256  * eSPI - Enhanced SPI
257  */
258
259 /*
260  * General PCI
261  * Memory space is mapped 1-1, but I/O space must start from 0.
262  */
263
264 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
265 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
266 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
267 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
268 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
269
270 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
271 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
272 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
273 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
274 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
275
276 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
277 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
278 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
279 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
280 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
281
282 /* controller 4, Base address 203000 */
283 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
284 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
285
286 /* Qman/Bman */
287 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
288 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
289 #ifdef CONFIG_PHYS_64BIT
290 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
291 #else
292 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
293 #endif
294 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
295 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
296 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
297 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
298 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
299 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
300                                         CONFIG_SYS_BMAN_CENA_SIZE)
301 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
302 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
303 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
304 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
305 #ifdef CONFIG_PHYS_64BIT
306 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
307 #else
308 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
309 #endif
310 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
311 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
312 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
313 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
314 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
315 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
316                                         CONFIG_SYS_QMAN_CENA_SIZE)
317 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
318 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
319
320 #define CONFIG_SYS_DPAA_FMAN
321 #define CONFIG_SYS_DPAA_PME
322 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
323
324 #ifdef CONFIG_PCI
325 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
326 #endif  /* CONFIG_PCI */
327
328 #ifdef CONFIG_FMAN_ENET
329 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
330 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
331 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
332 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
333 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
334
335 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
336 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
337 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
338 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
339 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
340
341 #define CONFIG_SYS_TBIPA_VALUE  8
342 #endif
343
344 /*
345  * Environment
346  */
347 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
348 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
349
350 #ifdef CONFIG_MMC
351 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
352 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
353 #endif
354
355 /*
356  * Miscellaneous configurable options
357  */
358
359 /*
360  * For booting Linux, the board info and command line data
361  * have to be in the first 64 MB of memory, since this is
362  * the maximum mapped by the Linux kernel during initialization.
363  */
364 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
365 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
366
367 /*
368  * Environment Configuration
369  */
370 #define CONFIG_ROOTPATH         "/opt/nfsroot"
371 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
372
373 #ifdef CONFIG_TARGET_P4080DS
374 #define __USB_PHY_TYPE  ulpi
375 #else
376 #define __USB_PHY_TYPE  utmi
377 #endif
378
379 #define CONFIG_EXTRA_ENV_SETTINGS                               \
380         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
381         "bank_intlv=cs0_cs1;"                                   \
382         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
383         "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
384         "netdev=eth0\0"                                         \
385         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
386         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
387         "tftpflash=tftpboot $loadaddr $uboot && "               \
388         "protect off $ubootaddr +$filesize && "                 \
389         "erase $ubootaddr +$filesize && "                       \
390         "cp.b $loadaddr $ubootaddr $filesize && "               \
391         "protect on $ubootaddr +$filesize && "                  \
392         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
393         "consoledev=ttyS0\0"                                    \
394         "ramdiskaddr=2000000\0"                                 \
395         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
396         "fdtaddr=1e00000\0"                                     \
397         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
398         "bdev=sda3\0"
399
400 #include <asm/fsl_secure_boot.h>
401
402 #endif  /* __CONFIG_H */