Merge tag 'video-next-20211228' of https://source.denx.de/u-boot/custodians/u-boot...
[platform/kernel/u-boot.git] / include / configs / corenet_ds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * Corenet DS style board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #include "../board/freescale/common/ics307_clk.h"
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #ifdef CONFIG_NXP_ESBC
19 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
20 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
21 #ifdef CONFIG_MTD_RAW_NAND
22 #define CONFIG_RAMBOOT_NAND
23 #endif
24 #define CONFIG_BOOTSCRIPT_COPY_RAM
25 #else
26 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
27 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
28 #endif
29 #endif
30
31 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
32 /* Set 1M boot space */
33 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
34 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
35                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
36 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
37 #endif
38
39 /* High Level Configuration Options */
40 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
41
42 #ifndef CONFIG_RESET_VECTOR_ADDRESS
43 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
44 #endif
45
46 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
47 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
48 #define CONFIG_PCIE1                    /* PCIE controller 1 */
49 #define CONFIG_PCIE2                    /* PCIE controller 2 */
50
51 #if defined(CONFIG_SPIFLASH)
52 #elif defined(CONFIG_SDCARD)
53 #define CONFIG_FSL_FIXED_MMC_LOCATION
54 #endif
55
56 /*
57  * These can be toggled for performance analysis, otherwise use default.
58  */
59 #define CONFIG_SYS_CACHE_STASHING
60 #define CONFIG_BACKSIDE_L2_CACHE
61 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
62 #define CONFIG_BTB                      /* toggle branch predition */
63 #ifdef CONFIG_DDR_ECC
64 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
65 #endif
66
67 #define CONFIG_ENABLE_36BIT_PHYS
68
69 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
70
71 /*
72  *  Config the L3 Cache as L3 SRAM
73  */
74 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
75 #ifdef CONFIG_PHYS_64BIT
76 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
77 #else
78 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
79 #endif
80 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
81 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
82
83 #ifdef CONFIG_PHYS_64BIT
84 #define CONFIG_SYS_DCSRBAR              0xf0000000
85 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
86 #endif
87
88 /* EEPROM */
89 #define CONFIG_SYS_I2C_EEPROM_NXID
90 #define CONFIG_SYS_EEPROM_BUS_NUM       0
91
92 /*
93  * DDR Setup
94  */
95 #define CONFIG_VERY_BIG_RAM
96 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
97 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
98
99 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
100 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
101
102 #define CONFIG_SYS_SPD_BUS_NUM  1
103 #define SPD_EEPROM_ADDRESS1     0x51
104 #define SPD_EEPROM_ADDRESS2     0x52
105 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
106 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
107
108 /*
109  * Local Bus Definitions
110  */
111
112 /* Set the local bus clock 1/8 of platform clock */
113 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
114
115 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
116 #ifdef CONFIG_PHYS_64BIT
117 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
118 #else
119 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
120 #endif
121
122 #define CONFIG_SYS_FLASH_BR_PRELIM \
123                 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
124                  | BR_PS_16 | BR_V)
125 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
126                                         | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
127
128 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
129 #ifdef CONFIG_PHYS_64BIT
130 #define PIXIS_BASE_PHYS         0xfffdf0000ull
131 #else
132 #define PIXIS_BASE_PHYS         PIXIS_BASE
133 #endif
134
135 #define PIXIS_LBMAP_SWITCH      7
136 #define PIXIS_LBMAP_MASK        0xf0
137 #define PIXIS_LBMAP_SHIFT       4
138 #define PIXIS_LBMAP_ALTBANK     0x40
139
140 #define CONFIG_SYS_FLASH_QUIET_TEST
141 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
142
143 #define CONFIG_SYS_MAX_FLASH_BANKS      2               /* number of banks */
144 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
145 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
146 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
147
148 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE    /* start of monitor */
149
150 #if defined(CONFIG_RAMBOOT_PBL)
151 #define CONFIG_SYS_RAMBOOT
152 #endif
153
154 /* Nand Flash */
155 #ifdef CONFIG_NAND_FSL_ELBC
156 #define CONFIG_SYS_NAND_BASE            0xffa00000
157 #ifdef CONFIG_PHYS_64BIT
158 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
159 #else
160 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
161 #endif
162
163 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
164 #define CONFIG_SYS_MAX_NAND_DEVICE      1
165
166 /* NAND flash config */
167 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
168                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
169                                | BR_PS_8               /* Port Size = 8 bit */ \
170                                | BR_MS_FCM             /* MSEL = FCM */ \
171                                | BR_V)                 /* valid */
172 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
173                                | OR_FCM_PGS            /* Large Page*/ \
174                                | OR_FCM_CSCT \
175                                | OR_FCM_CST \
176                                | OR_FCM_CHT \
177                                | OR_FCM_SCY_1 \
178                                | OR_FCM_TRLX \
179                                | OR_FCM_EHTR)
180 #endif /* CONFIG_NAND_FSL_ELBC */
181
182 #define CONFIG_SYS_FLASH_EMPTY_INFO
183 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
184
185 #define CONFIG_HWCONFIG
186
187 /* define to use L1 as initial stack */
188 #define CONFIG_L1_INIT_RAM
189 #define CONFIG_SYS_INIT_RAM_LOCK
190 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
191 #ifdef CONFIG_PHYS_64BIT
192 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
193 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
194 /* The assembler doesn't like typecast */
195 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
196         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
197           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
198 #else
199 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
200 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
201 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
202 #endif
203 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
204
205 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
206 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
207
208 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
209
210 /* Serial Port - controlled on board with jumper J8
211  * open - index 2
212  * shorted - index 1
213  */
214 #define CONFIG_SYS_NS16550_SERIAL
215 #define CONFIG_SYS_NS16550_REG_SIZE     1
216 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
217
218 #define CONFIG_SYS_BAUDRATE_TABLE       \
219         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
220
221 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
222 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
223 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
224 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
225
226 /* I2C */
227
228 /*
229  * RapidIO
230  */
231 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
232 #ifdef CONFIG_PHYS_64BIT
233 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
234 #else
235 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
236 #endif
237 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
238
239 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
240 #ifdef CONFIG_PHYS_64BIT
241 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
242 #else
243 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
244 #endif
245 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
246
247 /*
248  * for slave u-boot IMAGE instored in master memory space,
249  * PHYS must be aligned based on the SIZE
250  */
251 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
252 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
253 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
254 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
255 /*
256  * for slave UCODE and ENV instored in master memory space,
257  * PHYS must be aligned based on the SIZE
258  */
259 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
260 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
261 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
262
263 /* slave core release by master*/
264 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
265 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
266
267 /*
268  * SRIO_PCIE_BOOT - SLAVE
269  */
270 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
271 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
272 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
273                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
274 #endif
275
276 /*
277  * eSPI - Enhanced SPI
278  */
279
280 /*
281  * General PCI
282  * Memory space is mapped 1-1, but I/O space must start from 0.
283  */
284
285 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
286 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
287 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
288 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
289 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
290
291 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
292 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
293 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
294 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
295 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
296
297 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
298 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
299 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
300 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
301 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
302
303 /* controller 4, Base address 203000 */
304 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
305 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
306
307 /* Qman/Bman */
308 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
309 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
310 #ifdef CONFIG_PHYS_64BIT
311 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
312 #else
313 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
314 #endif
315 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
316 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
317 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
318 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
319 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
320 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
321                                         CONFIG_SYS_BMAN_CENA_SIZE)
322 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
323 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
324 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
325 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
326 #ifdef CONFIG_PHYS_64BIT
327 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
328 #else
329 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
330 #endif
331 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
332 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
333 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
334 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
335 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
336 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
337                                         CONFIG_SYS_QMAN_CENA_SIZE)
338 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
339 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
340
341 #define CONFIG_SYS_DPAA_FMAN
342 #define CONFIG_SYS_DPAA_PME
343 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
344
345 #ifdef CONFIG_PCI
346 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
347 #endif  /* CONFIG_PCI */
348
349 /* SATA */
350 #ifdef CONFIG_FSL_SATA_V2
351 #define CONFIG_SYS_SATA_MAX_DEVICE      2
352 #define CONFIG_SATA1
353 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
354 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
355 #define CONFIG_SATA2
356 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
357 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
358
359 #define CONFIG_LBA48
360 #endif
361
362 #ifdef CONFIG_FMAN_ENET
363 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
364 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
365 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
366 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
367 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
368
369 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
370 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
371 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
372 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
373 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
374
375 #define CONFIG_SYS_TBIPA_VALUE  8
376 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
377 #endif
378
379 /*
380  * Environment
381  */
382 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
383 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
384
385 /*
386 * USB
387 */
388 #define CONFIG_HAS_FSL_DR_USB
389 #define CONFIG_HAS_FSL_MPH_USB
390
391 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
392 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
393 #endif
394
395 #ifdef CONFIG_MMC
396 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
397 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
398 #endif
399
400 /*
401  * Miscellaneous configurable options
402  */
403
404 /*
405  * For booting Linux, the board info and command line data
406  * have to be in the first 64 MB of memory, since this is
407  * the maximum mapped by the Linux kernel during initialization.
408  */
409 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
410 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
411
412 /*
413  * Environment Configuration
414  */
415 #define CONFIG_ROOTPATH         "/opt/nfsroot"
416 #define CONFIG_BOOTFILE         "uImage"
417 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
418
419 #ifdef CONFIG_TARGET_P4080DS
420 #define __USB_PHY_TYPE  ulpi
421 #else
422 #define __USB_PHY_TYPE  utmi
423 #endif
424
425 #define CONFIG_EXTRA_ENV_SETTINGS                               \
426         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
427         "bank_intlv=cs0_cs1;"                                   \
428         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
429         "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
430         "netdev=eth0\0"                                         \
431         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
432         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
433         "tftpflash=tftpboot $loadaddr $uboot && "               \
434         "protect off $ubootaddr +$filesize && "                 \
435         "erase $ubootaddr +$filesize && "                       \
436         "cp.b $loadaddr $ubootaddr $filesize && "               \
437         "protect on $ubootaddr +$filesize && "                  \
438         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
439         "consoledev=ttyS0\0"                                    \
440         "ramdiskaddr=2000000\0"                                 \
441         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
442         "fdtaddr=1e00000\0"                                     \
443         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
444         "bdev=sda3\0"
445
446 #include <asm/fsl_secure_boot.h>
447
448 #endif  /* __CONFIG_H */