Merge branch 'next' of https://source.denx.de/u-boot/custodians/u-boot-net
[platform/kernel/u-boot.git] / include / configs / corenet_ds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * Corenet DS style board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #include "../board/freescale/common/ics307_clk.h"
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #ifdef CONFIG_NXP_ESBC
19 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
20 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
21 #ifdef CONFIG_MTD_RAW_NAND
22 #define CONFIG_RAMBOOT_NAND
23 #endif
24 #define CONFIG_BOOTSCRIPT_COPY_RAM
25 #else
26 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
27 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
28 #endif
29 #endif
30
31 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
32 /* Set 1M boot space */
33 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
34 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
35                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
36 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
37 #endif
38
39 /* High Level Configuration Options */
40 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
41
42 #ifndef CONFIG_RESET_VECTOR_ADDRESS
43 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
44 #endif
45
46 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
47 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
48 #define CONFIG_PCIE1                    /* PCIE controller 1 */
49 #define CONFIG_PCIE2                    /* PCIE controller 2 */
50
51 #if defined(CONFIG_SPIFLASH)
52 #elif defined(CONFIG_SDCARD)
53 #define CONFIG_FSL_FIXED_MMC_LOCATION
54 #endif
55
56 /*
57  * These can be toggled for performance analysis, otherwise use default.
58  */
59 #define CONFIG_SYS_CACHE_STASHING
60 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
61 #ifdef CONFIG_DDR_ECC
62 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
63 #endif
64
65 #define CONFIG_ENABLE_36BIT_PHYS
66
67 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
68
69 /*
70  *  Config the L3 Cache as L3 SRAM
71  */
72 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
73 #ifdef CONFIG_PHYS_64BIT
74 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
75 #else
76 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
77 #endif
78 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
79 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
80
81 #ifdef CONFIG_PHYS_64BIT
82 #define CONFIG_SYS_DCSRBAR              0xf0000000
83 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
84 #endif
85
86 /* EEPROM */
87 #define CONFIG_SYS_I2C_EEPROM_NXID
88 #define CONFIG_SYS_EEPROM_BUS_NUM       0
89
90 /*
91  * DDR Setup
92  */
93 #define CONFIG_VERY_BIG_RAM
94 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
95 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
96
97 #define CONFIG_SYS_SPD_BUS_NUM  1
98 #define SPD_EEPROM_ADDRESS1     0x51
99 #define SPD_EEPROM_ADDRESS2     0x52
100 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
101 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
102
103 /*
104  * Local Bus Definitions
105  */
106
107 /* Set the local bus clock 1/8 of platform clock */
108 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
109
110 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
111 #ifdef CONFIG_PHYS_64BIT
112 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
113 #else
114 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
115 #endif
116
117 #define CONFIG_SYS_FLASH_BR_PRELIM \
118                 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
119                  | BR_PS_16 | BR_V)
120 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
121                                         | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
122
123 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
124 #ifdef CONFIG_PHYS_64BIT
125 #define PIXIS_BASE_PHYS         0xfffdf0000ull
126 #else
127 #define PIXIS_BASE_PHYS         PIXIS_BASE
128 #endif
129
130 #define PIXIS_LBMAP_SWITCH      7
131 #define PIXIS_LBMAP_MASK        0xf0
132 #define PIXIS_LBMAP_SHIFT       4
133 #define PIXIS_LBMAP_ALTBANK     0x40
134
135 #define CONFIG_SYS_FLASH_QUIET_TEST
136 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
137
138 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
139 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
140 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
141
142 #if defined(CONFIG_RAMBOOT_PBL)
143 #define CONFIG_SYS_RAMBOOT
144 #endif
145
146 /* Nand Flash */
147 #ifdef CONFIG_NAND_FSL_ELBC
148 #define CONFIG_SYS_NAND_BASE            0xffa00000
149 #ifdef CONFIG_PHYS_64BIT
150 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
151 #else
152 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
153 #endif
154
155 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
156 #define CONFIG_SYS_MAX_NAND_DEVICE      1
157
158 /* NAND flash config */
159 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
160                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
161                                | BR_PS_8               /* Port Size = 8 bit */ \
162                                | BR_MS_FCM             /* MSEL = FCM */ \
163                                | BR_V)                 /* valid */
164 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
165                                | OR_FCM_PGS            /* Large Page*/ \
166                                | OR_FCM_CSCT \
167                                | OR_FCM_CST \
168                                | OR_FCM_CHT \
169                                | OR_FCM_SCY_1 \
170                                | OR_FCM_TRLX \
171                                | OR_FCM_EHTR)
172 #endif /* CONFIG_NAND_FSL_ELBC */
173
174 #define CONFIG_SYS_FLASH_EMPTY_INFO
175 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
176
177 #define CONFIG_HWCONFIG
178
179 /* define to use L1 as initial stack */
180 #define CONFIG_L1_INIT_RAM
181 #define CONFIG_SYS_INIT_RAM_LOCK
182 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
183 #ifdef CONFIG_PHYS_64BIT
184 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
185 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
186 /* The assembler doesn't like typecast */
187 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
188         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
189           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
190 #else
191 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
192 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
193 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
194 #endif
195 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
196
197 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
198 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
199
200 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
201
202 /* Serial Port - controlled on board with jumper J8
203  * open - index 2
204  * shorted - index 1
205  */
206 #define CONFIG_SYS_NS16550_SERIAL
207 #define CONFIG_SYS_NS16550_REG_SIZE     1
208 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
209
210 #define CONFIG_SYS_BAUDRATE_TABLE       \
211         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
212
213 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
214 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
215 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
216 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
217
218 /* I2C */
219
220 /*
221  * RapidIO
222  */
223 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
224 #ifdef CONFIG_PHYS_64BIT
225 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
226 #else
227 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
228 #endif
229 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
230
231 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
232 #ifdef CONFIG_PHYS_64BIT
233 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
234 #else
235 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
236 #endif
237 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
238
239 /*
240  * for slave u-boot IMAGE instored in master memory space,
241  * PHYS must be aligned based on the SIZE
242  */
243 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
244 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
245 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
246 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
247 /*
248  * for slave UCODE and ENV instored in master memory space,
249  * PHYS must be aligned based on the SIZE
250  */
251 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
252 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
253 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
254
255 /* slave core release by master*/
256 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
257 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
258
259 /*
260  * SRIO_PCIE_BOOT - SLAVE
261  */
262 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
263 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
264 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
265                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
266 #endif
267
268 /*
269  * eSPI - Enhanced SPI
270  */
271
272 /*
273  * General PCI
274  * Memory space is mapped 1-1, but I/O space must start from 0.
275  */
276
277 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
278 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
279 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
280 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
281 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
282
283 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
284 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
285 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
286 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
287 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
288
289 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
290 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
291 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
292 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
293 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
294
295 /* controller 4, Base address 203000 */
296 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
297 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
298
299 /* Qman/Bman */
300 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
301 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
302 #ifdef CONFIG_PHYS_64BIT
303 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
304 #else
305 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
306 #endif
307 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
308 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
309 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
310 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
311 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
312 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
313                                         CONFIG_SYS_BMAN_CENA_SIZE)
314 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
315 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
316 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
317 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
318 #ifdef CONFIG_PHYS_64BIT
319 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
320 #else
321 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
322 #endif
323 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
324 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
325 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
326 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
327 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
328 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
329                                         CONFIG_SYS_QMAN_CENA_SIZE)
330 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
331 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
332
333 #define CONFIG_SYS_DPAA_FMAN
334 #define CONFIG_SYS_DPAA_PME
335 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
336
337 #ifdef CONFIG_PCI
338 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
339 #endif  /* CONFIG_PCI */
340
341 /* SATA */
342 #ifdef CONFIG_FSL_SATA_V2
343 #define CONFIG_SATA1
344 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
345 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
346 #define CONFIG_SATA2
347 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
348 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
349
350 #define CONFIG_LBA48
351 #endif
352
353 #ifdef CONFIG_FMAN_ENET
354 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
355 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
356 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
357 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
358 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
359
360 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
361 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
362 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
363 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
364 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
365
366 #define CONFIG_SYS_TBIPA_VALUE  8
367 #endif
368
369 /*
370  * Environment
371  */
372 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
373 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
374
375 /*
376 * USB
377 */
378 #define CONFIG_HAS_FSL_DR_USB
379 #define CONFIG_HAS_FSL_MPH_USB
380
381 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
382 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
383 #endif
384
385 #ifdef CONFIG_MMC
386 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
387 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
388 #endif
389
390 /*
391  * Miscellaneous configurable options
392  */
393
394 /*
395  * For booting Linux, the board info and command line data
396  * have to be in the first 64 MB of memory, since this is
397  * the maximum mapped by the Linux kernel during initialization.
398  */
399 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
400 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
401
402 /*
403  * Environment Configuration
404  */
405 #define CONFIG_ROOTPATH         "/opt/nfsroot"
406 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
407
408 #ifdef CONFIG_TARGET_P4080DS
409 #define __USB_PHY_TYPE  ulpi
410 #else
411 #define __USB_PHY_TYPE  utmi
412 #endif
413
414 #define CONFIG_EXTRA_ENV_SETTINGS                               \
415         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
416         "bank_intlv=cs0_cs1;"                                   \
417         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
418         "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
419         "netdev=eth0\0"                                         \
420         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
421         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
422         "tftpflash=tftpboot $loadaddr $uboot && "               \
423         "protect off $ubootaddr +$filesize && "                 \
424         "erase $ubootaddr +$filesize && "                       \
425         "cp.b $loadaddr $ubootaddr $filesize && "               \
426         "protect on $ubootaddr +$filesize && "                  \
427         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
428         "consoledev=ttyS0\0"                                    \
429         "ramdiskaddr=2000000\0"                                 \
430         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
431         "fdtaddr=1e00000\0"                                     \
432         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
433         "bdev=sda3\0"
434
435 #include <asm/fsl_secure_boot.h>
436
437 #endif  /* __CONFIG_H */