Merge branch '2022-04-01-Kconfig-migrations-and-cleanups' into next
[platform/kernel/u-boot.git] / include / configs / corenet_ds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * Corenet DS style board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #include "../board/freescale/common/ics307_clk.h"
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #ifdef CONFIG_NXP_ESBC
19 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
20 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
21 #ifdef CONFIG_MTD_RAW_NAND
22 #define CONFIG_RAMBOOT_NAND
23 #endif
24 #define CONFIG_BOOTSCRIPT_COPY_RAM
25 #else
26 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
27 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
28 #endif
29 #endif
30
31 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
32 /* Set 1M boot space */
33 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
34 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
35                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
36 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
37 #endif
38
39 /* High Level Configuration Options */
40 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
41
42 #ifndef CONFIG_RESET_VECTOR_ADDRESS
43 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
44 #endif
45
46 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
47 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
48 #define CONFIG_PCIE1                    /* PCIE controller 1 */
49 #define CONFIG_PCIE2                    /* PCIE controller 2 */
50
51 #if defined(CONFIG_SPIFLASH)
52 #elif defined(CONFIG_SDCARD)
53 #define CONFIG_FSL_FIXED_MMC_LOCATION
54 #endif
55
56 /*
57  * These can be toggled for performance analysis, otherwise use default.
58  */
59 #define CONFIG_SYS_CACHE_STASHING
60 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
61 #ifdef CONFIG_DDR_ECC
62 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
63 #endif
64
65 #define CONFIG_ENABLE_36BIT_PHYS
66
67 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
68
69 /*
70  *  Config the L3 Cache as L3 SRAM
71  */
72 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
73 #ifdef CONFIG_PHYS_64BIT
74 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
75 #else
76 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
77 #endif
78 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
79 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
80
81 #ifdef CONFIG_PHYS_64BIT
82 #define CONFIG_SYS_DCSRBAR              0xf0000000
83 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
84 #endif
85
86 /* EEPROM */
87 #define CONFIG_SYS_I2C_EEPROM_NXID
88 #define CONFIG_SYS_EEPROM_BUS_NUM       0
89
90 /*
91  * DDR Setup
92  */
93 #define CONFIG_VERY_BIG_RAM
94 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
95 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
96
97 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
98
99 #define CONFIG_SYS_SPD_BUS_NUM  1
100 #define SPD_EEPROM_ADDRESS1     0x51
101 #define SPD_EEPROM_ADDRESS2     0x52
102 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
103 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
104
105 /*
106  * Local Bus Definitions
107  */
108
109 /* Set the local bus clock 1/8 of platform clock */
110 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
111
112 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
113 #ifdef CONFIG_PHYS_64BIT
114 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
115 #else
116 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
117 #endif
118
119 #define CONFIG_SYS_FLASH_BR_PRELIM \
120                 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
121                  | BR_PS_16 | BR_V)
122 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
123                                         | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
124
125 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
126 #ifdef CONFIG_PHYS_64BIT
127 #define PIXIS_BASE_PHYS         0xfffdf0000ull
128 #else
129 #define PIXIS_BASE_PHYS         PIXIS_BASE
130 #endif
131
132 #define PIXIS_LBMAP_SWITCH      7
133 #define PIXIS_LBMAP_MASK        0xf0
134 #define PIXIS_LBMAP_SHIFT       4
135 #define PIXIS_LBMAP_ALTBANK     0x40
136
137 #define CONFIG_SYS_FLASH_QUIET_TEST
138 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
139
140 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
141 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
142 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
143
144 #if defined(CONFIG_RAMBOOT_PBL)
145 #define CONFIG_SYS_RAMBOOT
146 #endif
147
148 /* Nand Flash */
149 #ifdef CONFIG_NAND_FSL_ELBC
150 #define CONFIG_SYS_NAND_BASE            0xffa00000
151 #ifdef CONFIG_PHYS_64BIT
152 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
153 #else
154 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
155 #endif
156
157 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
158 #define CONFIG_SYS_MAX_NAND_DEVICE      1
159
160 /* NAND flash config */
161 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
162                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
163                                | BR_PS_8               /* Port Size = 8 bit */ \
164                                | BR_MS_FCM             /* MSEL = FCM */ \
165                                | BR_V)                 /* valid */
166 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
167                                | OR_FCM_PGS            /* Large Page*/ \
168                                | OR_FCM_CSCT \
169                                | OR_FCM_CST \
170                                | OR_FCM_CHT \
171                                | OR_FCM_SCY_1 \
172                                | OR_FCM_TRLX \
173                                | OR_FCM_EHTR)
174 #endif /* CONFIG_NAND_FSL_ELBC */
175
176 #define CONFIG_SYS_FLASH_EMPTY_INFO
177 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
178
179 #define CONFIG_HWCONFIG
180
181 /* define to use L1 as initial stack */
182 #define CONFIG_L1_INIT_RAM
183 #define CONFIG_SYS_INIT_RAM_LOCK
184 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
185 #ifdef CONFIG_PHYS_64BIT
186 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
187 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
188 /* The assembler doesn't like typecast */
189 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
190         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
191           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
192 #else
193 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
194 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
195 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
196 #endif
197 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
198
199 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
200 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
201
202 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
203
204 /* Serial Port - controlled on board with jumper J8
205  * open - index 2
206  * shorted - index 1
207  */
208 #define CONFIG_SYS_NS16550_SERIAL
209 #define CONFIG_SYS_NS16550_REG_SIZE     1
210 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
211
212 #define CONFIG_SYS_BAUDRATE_TABLE       \
213         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
214
215 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
216 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
217 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
218 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
219
220 /* I2C */
221
222 /*
223  * RapidIO
224  */
225 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
226 #ifdef CONFIG_PHYS_64BIT
227 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
228 #else
229 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
230 #endif
231 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
232
233 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
234 #ifdef CONFIG_PHYS_64BIT
235 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
236 #else
237 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
238 #endif
239 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
240
241 /*
242  * for slave u-boot IMAGE instored in master memory space,
243  * PHYS must be aligned based on the SIZE
244  */
245 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
246 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
247 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
248 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
249 /*
250  * for slave UCODE and ENV instored in master memory space,
251  * PHYS must be aligned based on the SIZE
252  */
253 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
254 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
255 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
256
257 /* slave core release by master*/
258 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
259 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
260
261 /*
262  * SRIO_PCIE_BOOT - SLAVE
263  */
264 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
265 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
266 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
267                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
268 #endif
269
270 /*
271  * eSPI - Enhanced SPI
272  */
273
274 /*
275  * General PCI
276  * Memory space is mapped 1-1, but I/O space must start from 0.
277  */
278
279 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
280 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
281 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
282 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
283 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
284
285 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
286 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
287 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
288 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
289 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
290
291 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
292 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
293 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
294 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
295 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
296
297 /* controller 4, Base address 203000 */
298 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
299 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
300
301 /* Qman/Bman */
302 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
303 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
304 #ifdef CONFIG_PHYS_64BIT
305 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
306 #else
307 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
308 #endif
309 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
310 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
311 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
312 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
313 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
314 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
315                                         CONFIG_SYS_BMAN_CENA_SIZE)
316 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
317 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
318 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
319 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
320 #ifdef CONFIG_PHYS_64BIT
321 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
322 #else
323 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
324 #endif
325 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
326 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
327 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
328 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
329 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
330 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
331                                         CONFIG_SYS_QMAN_CENA_SIZE)
332 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
333 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
334
335 #define CONFIG_SYS_DPAA_FMAN
336 #define CONFIG_SYS_DPAA_PME
337 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
338
339 #ifdef CONFIG_PCI
340 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
341 #endif  /* CONFIG_PCI */
342
343 /* SATA */
344 #ifdef CONFIG_FSL_SATA_V2
345 #define CONFIG_SATA1
346 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
347 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
348 #define CONFIG_SATA2
349 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
350 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
351
352 #define CONFIG_LBA48
353 #endif
354
355 #ifdef CONFIG_FMAN_ENET
356 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
357 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
358 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
359 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
360 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
361
362 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
363 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
364 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
365 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
366 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
367
368 #define CONFIG_SYS_TBIPA_VALUE  8
369 #endif
370
371 /*
372  * Environment
373  */
374 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
375 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
376
377 /*
378 * USB
379 */
380 #define CONFIG_HAS_FSL_DR_USB
381 #define CONFIG_HAS_FSL_MPH_USB
382
383 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
384 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
385 #endif
386
387 #ifdef CONFIG_MMC
388 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
389 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
390 #endif
391
392 /*
393  * Miscellaneous configurable options
394  */
395
396 /*
397  * For booting Linux, the board info and command line data
398  * have to be in the first 64 MB of memory, since this is
399  * the maximum mapped by the Linux kernel during initialization.
400  */
401 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
402 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
403
404 /*
405  * Environment Configuration
406  */
407 #define CONFIG_ROOTPATH         "/opt/nfsroot"
408 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
409
410 #ifdef CONFIG_TARGET_P4080DS
411 #define __USB_PHY_TYPE  ulpi
412 #else
413 #define __USB_PHY_TYPE  utmi
414 #endif
415
416 #define CONFIG_EXTRA_ENV_SETTINGS                               \
417         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
418         "bank_intlv=cs0_cs1;"                                   \
419         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
420         "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
421         "netdev=eth0\0"                                         \
422         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
423         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
424         "tftpflash=tftpboot $loadaddr $uboot && "               \
425         "protect off $ubootaddr +$filesize && "                 \
426         "erase $ubootaddr +$filesize && "                       \
427         "cp.b $loadaddr $ubootaddr $filesize && "               \
428         "protect on $ubootaddr +$filesize && "                  \
429         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
430         "consoledev=ttyS0\0"                                    \
431         "ramdiskaddr=2000000\0"                                 \
432         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
433         "fdtaddr=1e00000\0"                                     \
434         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
435         "bdev=sda3\0"
436
437 #include <asm/fsl_secure_boot.h>
438
439 #endif  /* __CONFIG_H */