MIPS: convert CONFIG_SYS_MIPS_TIMER_FREQ to Kconfig
[platform/kernel/u-boot.git] / include / configs / corenet_ds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * Corenet DS style board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #include "../board/freescale/common/ics307_clk.h"
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_TEXT_BASE
19 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
20 #endif
21
22 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
23 /* Set 1M boot space */
24 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
25 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
26                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
27 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28 #endif
29
30 /* High Level Configuration Options */
31
32 #ifndef CONFIG_RESET_VECTOR_ADDRESS
33 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
34 #endif
35
36 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
37
38 /*
39  * These can be toggled for performance analysis, otherwise use default.
40  */
41 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
42 #ifdef CONFIG_DDR_ECC
43 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
44 #endif
45
46 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
47
48 /*
49  *  Config the L3 Cache as L3 SRAM
50  */
51 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
52 #ifdef CONFIG_PHYS_64BIT
53 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
54 #else
55 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
56 #endif
57 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
58 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
59
60 #ifdef CONFIG_PHYS_64BIT
61 #define CONFIG_SYS_DCSRBAR              0xf0000000
62 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
63 #endif
64
65 /*
66  * DDR Setup
67  */
68 #define CONFIG_VERY_BIG_RAM
69 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
70 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
71
72 #define SPD_EEPROM_ADDRESS1     0x51
73 #define SPD_EEPROM_ADDRESS2     0x52
74 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
75 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
76
77 /*
78  * Local Bus Definitions
79  */
80
81 /* Set the local bus clock 1/8 of platform clock */
82 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
83
84 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
85 #ifdef CONFIG_PHYS_64BIT
86 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
87 #else
88 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
89 #endif
90
91 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
92 #ifdef CONFIG_PHYS_64BIT
93 #define PIXIS_BASE_PHYS         0xfffdf0000ull
94 #else
95 #define PIXIS_BASE_PHYS         PIXIS_BASE
96 #endif
97
98 #define PIXIS_LBMAP_SWITCH      7
99 #define PIXIS_LBMAP_MASK        0xf0
100 #define PIXIS_LBMAP_SHIFT       4
101 #define PIXIS_LBMAP_ALTBANK     0x40
102
103 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
104
105 /* Nand Flash */
106 #ifdef CONFIG_NAND_FSL_ELBC
107 #define CONFIG_SYS_NAND_BASE            0xffa00000
108 #ifdef CONFIG_PHYS_64BIT
109 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
110 #else
111 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
112 #endif
113
114 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
115 #define CONFIG_SYS_MAX_NAND_DEVICE      1
116
117 /* NAND flash config */
118 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
119                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
120                                | BR_PS_8               /* Port Size = 8 bit */ \
121                                | BR_MS_FCM             /* MSEL = FCM */ \
122                                | BR_V)                 /* valid */
123 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
124                                | OR_FCM_PGS            /* Large Page*/ \
125                                | OR_FCM_CSCT \
126                                | OR_FCM_CST \
127                                | OR_FCM_CHT \
128                                | OR_FCM_SCY_1 \
129                                | OR_FCM_TRLX \
130                                | OR_FCM_EHTR)
131 #endif /* CONFIG_NAND_FSL_ELBC */
132
133 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
134
135 #define CONFIG_HWCONFIG
136
137 /* define to use L1 as initial stack */
138 #define CONFIG_L1_INIT_RAM
139 #define CONFIG_SYS_INIT_RAM_LOCK
140 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
143 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
144 /* The assembler doesn't like typecast */
145 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
146         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
147           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
148 #else
149 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
150 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
151 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
152 #endif
153 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
154
155 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
156
157 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
158
159 /* Serial Port - controlled on board with jumper J8
160  * open - index 2
161  * shorted - index 1
162  */
163 #define CONFIG_SYS_NS16550_SERIAL
164 #define CONFIG_SYS_NS16550_REG_SIZE     1
165 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
166
167 #define CONFIG_SYS_BAUDRATE_TABLE       \
168         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
169
170 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
171 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
172 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
173 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
174
175 /* I2C */
176
177 /*
178  * RapidIO
179  */
180 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
181 #ifdef CONFIG_PHYS_64BIT
182 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
183 #else
184 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
185 #endif
186 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
187
188 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
189 #ifdef CONFIG_PHYS_64BIT
190 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
191 #else
192 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
193 #endif
194 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
195
196 /*
197  * for slave u-boot IMAGE instored in master memory space,
198  * PHYS must be aligned based on the SIZE
199  */
200 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
201 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
202 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
203 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
204 /*
205  * for slave UCODE and ENV instored in master memory space,
206  * PHYS must be aligned based on the SIZE
207  */
208 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
209 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
210 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
211
212 /* slave core release by master*/
213 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
214 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
215
216 /*
217  * SRIO_PCIE_BOOT - SLAVE
218  */
219 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
220 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
221 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
222                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
223 #endif
224
225 /*
226  * eSPI - Enhanced SPI
227  */
228
229 /*
230  * General PCI
231  * Memory space is mapped 1-1, but I/O space must start from 0.
232  */
233
234 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
235 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
236 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
237 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
238 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
239
240 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
241 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
242 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
243 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
244 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
245
246 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
247 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
248 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
249 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
250 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
251
252 /* controller 4, Base address 203000 */
253 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
254 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
255
256 /* Qman/Bman */
257 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
258 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
259 #ifdef CONFIG_PHYS_64BIT
260 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
261 #else
262 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
263 #endif
264 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
265 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
266 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
267 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
268 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
269 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
270                                         CONFIG_SYS_BMAN_CENA_SIZE)
271 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
272 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
273 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
274 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
275 #ifdef CONFIG_PHYS_64BIT
276 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
277 #else
278 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
279 #endif
280 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
281 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
282 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
283 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
284 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
285 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
286                                         CONFIG_SYS_QMAN_CENA_SIZE)
287 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
288 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
289
290 #define CONFIG_SYS_DPAA_FMAN
291 #define CONFIG_SYS_DPAA_PME
292
293 #ifdef CONFIG_FMAN_ENET
294 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
295 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
296 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
297 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
298 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
299
300 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
301 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
302 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
303 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
304 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
305
306 #define CONFIG_SYS_TBIPA_VALUE  8
307 #endif
308
309 /*
310  * Environment
311  */
312 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
313 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
314
315 #ifdef CONFIG_MMC
316 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
317 #endif
318
319 /*
320  * Miscellaneous configurable options
321  */
322
323 /*
324  * For booting Linux, the board info and command line data
325  * have to be in the first 64 MB of memory, since this is
326  * the maximum mapped by the Linux kernel during initialization.
327  */
328 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
329
330 /*
331  * Environment Configuration
332  */
333 #define CONFIG_ROOTPATH         "/opt/nfsroot"
334 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
335
336 #ifdef CONFIG_TARGET_P4080DS
337 #define __USB_PHY_TYPE  ulpi
338 #else
339 #define __USB_PHY_TYPE  utmi
340 #endif
341
342 #define CONFIG_EXTRA_ENV_SETTINGS                               \
343         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
344         "bank_intlv=cs0_cs1;"                                   \
345         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
346         "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
347         "netdev=eth0\0"                                         \
348         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
349         "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
350         "tftpflash=tftpboot $loadaddr $uboot && "               \
351         "protect off $ubootaddr +$filesize && "                 \
352         "erase $ubootaddr +$filesize && "                       \
353         "cp.b $loadaddr $ubootaddr $filesize && "               \
354         "protect on $ubootaddr +$filesize && "                  \
355         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
356         "consoledev=ttyS0\0"                                    \
357         "ramdiskaddr=2000000\0"                                 \
358         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
359         "fdtaddr=1e00000\0"                                     \
360         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
361         "bdev=sda3\0"
362
363 #include <asm/fsl_secure_boot.h>
364
365 #endif  /* __CONFIG_H */