Merge branch '2021-08-30-kconfig-migrations-part1' into next
[platform/kernel/u-boot.git] / include / configs / colibri_pxa270.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Toradex Colibri PXA270 configuration file
4  *
5  * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
6  * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Board Configuration Options
14  */
15 #define CONFIG_CPU_PXA27X               1       /* Marvell PXA270 CPU */
16 /* Avoid overwriting factory configuration block */
17 #define CONFIG_BOARD_SIZE_LIMIT         0x40000
18
19 /*
20  * Environment settings
21  */
22 #define CONFIG_SYS_MALLOC_LEN           (128 * 1024)
23 #define CONFIG_BOOTCOMMAND                                              \
24         "if fatload mmc 0 0xa0000000 uImage; then "                     \
25                 "bootm 0xa0000000; "                                    \
26         "fi; "                                                          \
27         "if usb reset && fatload usb 0 0xa0000000 uImage; then "        \
28                 "bootm 0xa0000000; "                                    \
29         "fi; "                                                          \
30         "bootm 0xc0000;"
31 #define CONFIG_TIMESTAMP
32 #define CONFIG_CMDLINE_TAG
33 #define CONFIG_SETUP_MEMORY_TAGS
34
35 /*
36  * Serial Console Configuration
37  */
38
39 /*
40  * Bootloader Components Configuration
41  */
42
43 /* I2C support */
44 #if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
45 #define CONFIG_SYS_I2C_PXA
46 #define CONFIG_PXA_STD_I2C
47 #define CONFIG_PXA_PWR_I2C
48 #endif
49
50 /* LCD support */
51 #ifdef CONFIG_LCD
52 #define CONFIG_PXA_LCD
53 #define CONFIG_PXA_VGA
54 #define CONFIG_LCD_LOGO
55 #endif
56
57 /*
58  * Networking Configuration
59  */
60 #ifdef  CONFIG_CMD_NET
61
62 #define CONFIG_DRIVER_DM9000            1
63 #define CONFIG_DM9000_BASE              0x08000000
64 #define DM9000_IO                       (CONFIG_DM9000_BASE)
65 #define DM9000_DATA                     (CONFIG_DM9000_BASE + 4)
66 #define CONFIG_NET_RETRY_COUNT          10
67
68 #define CONFIG_BOOTP_BOOTFILESIZE
69 #endif
70
71 /*
72  * Clock Configuration
73  */
74 #define CONFIG_SYS_CPUSPEED             0x290           /* 520MHz */
75
76 /*
77  * DRAM Map
78  */
79 #define PHYS_SDRAM_1                    0xa0000000      /* SDRAM Bank #1 */
80 #define PHYS_SDRAM_1_SIZE               0x04000000      /* 64 MB */
81
82 #define CONFIG_SYS_DRAM_BASE            0xa0000000      /* CS0 */
83 #define CONFIG_SYS_DRAM_SIZE            0x04000000      /* 64 MB DRAM */
84
85 #define CONFIG_SYS_LOAD_ADDR            PHYS_SDRAM_1
86 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
87 #define CONFIG_SYS_INIT_SP_ADDR         0x5c010000
88
89 /*
90  * NOR FLASH
91  */
92 #ifdef  CONFIG_CMD_FLASH
93 #define PHYS_FLASH_1                    0x00000000      /* Flash Bank #1 */
94 #define PHYS_FLASH_SIZE                 0x02000000      /* 32 MB */
95 #define CONFIG_SYS_FLASH_BASE           PHYS_FLASH_1
96
97 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_32BIT
98
99 #define CONFIG_SYS_MAX_FLASH_SECT       (4 + 255)
100 #define CONFIG_SYS_MAX_FLASH_BANKS      1
101
102 #define CONFIG_SYS_FLASH_ERASE_TOUT     (25 * CONFIG_SYS_HZ)
103 #define CONFIG_SYS_FLASH_WRITE_TOUT     (25 * CONFIG_SYS_HZ)
104 #define CONFIG_SYS_FLASH_LOCK_TOUT      (25 * CONFIG_SYS_HZ)
105 #define CONFIG_SYS_FLASH_UNLOCK_TOUT    (25 * CONFIG_SYS_HZ)
106 #endif
107
108 #define CONFIG_SYS_MONITOR_BASE         0x0
109 #define CONFIG_SYS_MONITOR_LEN          0x40000
110
111 /* Skip factory configuration block */
112
113 /*
114  * GPIO settings
115  */
116 #define CONFIG_SYS_GPSR0_VAL    0x00000000
117 #define CONFIG_SYS_GPSR1_VAL    0x00020000
118 #define CONFIG_SYS_GPSR2_VAL    0x0002c000
119 #define CONFIG_SYS_GPSR3_VAL    0x00000000
120
121 #define CONFIG_SYS_GPCR0_VAL    0x00000000
122 #define CONFIG_SYS_GPCR1_VAL    0x00000000
123 #define CONFIG_SYS_GPCR2_VAL    0x00000000
124 #define CONFIG_SYS_GPCR3_VAL    0x00000000
125
126 #define CONFIG_SYS_GPDR0_VAL    0xc8008000
127 #define CONFIG_SYS_GPDR1_VAL    0xfc02a981
128 #define CONFIG_SYS_GPDR2_VAL    0x92c3ffff
129 #define CONFIG_SYS_GPDR3_VAL    0x0061e804
130
131 #define CONFIG_SYS_GAFR0_L_VAL  0x80100000
132 #define CONFIG_SYS_GAFR0_U_VAL  0xa5c00010
133 #define CONFIG_SYS_GAFR1_L_VAL  0x6992901a
134 #define CONFIG_SYS_GAFR1_U_VAL  0xaaa50008
135 #define CONFIG_SYS_GAFR2_L_VAL  0xaaaaaaaa
136 #define CONFIG_SYS_GAFR2_U_VAL  0x4109a002
137 #define CONFIG_SYS_GAFR3_L_VAL  0x54000310
138 #define CONFIG_SYS_GAFR3_U_VAL  0x00005401
139
140 #define CONFIG_SYS_PSSR_VAL     0x30
141
142 /*
143  * Clock settings
144  */
145 #define CONFIG_SYS_CKEN         0x00500240
146 #define CONFIG_SYS_CCCR         0x02000290
147
148 /*
149  * Memory settings
150  */
151 #define CONFIG_SYS_MSC0_VAL     0x9ee1c5f2
152 #define CONFIG_SYS_MSC1_VAL     0x9ee1f994
153 #define CONFIG_SYS_MSC2_VAL     0x9ee19ee1
154 #define CONFIG_SYS_MDCNFG_VAL   0x090009c9
155 #define CONFIG_SYS_MDREFR_VAL   0x2003a031
156 #define CONFIG_SYS_MDMRS_VAL    0x00220022
157 #define CONFIG_SYS_FLYCNFG_VAL  0x00010001
158 #define CONFIG_SYS_SXCNFG_VAL   0x40044004
159
160 /*
161  * PCMCIA and CF Interfaces
162  */
163 #define CONFIG_SYS_MECR_VAL     0x00000000
164 #define CONFIG_SYS_MCMEM0_VAL   0x00028307
165 #define CONFIG_SYS_MCMEM1_VAL   0x00014307
166 #define CONFIG_SYS_MCATT0_VAL   0x00038787
167 #define CONFIG_SYS_MCATT1_VAL   0x0001c787
168 #define CONFIG_SYS_MCIO0_VAL    0x0002830f
169 #define CONFIG_SYS_MCIO1_VAL    0x0001430f
170
171 #include "pxa-common.h"
172
173 #endif /* __CONFIG_H */