rockchip: Add initial support for the Pinebook Pro laptop from Pine64.
[platform/kernel/u-boot.git] / include / configs / colibri_pxa270.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Toradex Colibri PXA270 configuration file
4  *
5  * Copyright (C) 2010 Marek Vasut <marek.vasut@gmail.com>
6  * Copyright (C) 2015-2016 Marcel Ziswiler <marcel@ziswiler.com>
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Board Configuration Options
14  */
15 #define CONFIG_CPU_PXA27X               1       /* Marvell PXA270 CPU */
16 /* Avoid overwriting factory configuration block */
17 #define CONFIG_BOARD_SIZE_LIMIT         0x40000
18
19 /*
20  * Environment settings
21  */
22 #define CONFIG_ENV_OVERWRITE
23 #define CONFIG_SYS_MALLOC_LEN           (128 * 1024)
24 #define CONFIG_BOOTCOMMAND                                              \
25         "if fatload mmc 0 0xa0000000 uImage; then "                     \
26                 "bootm 0xa0000000; "                                    \
27         "fi; "                                                          \
28         "if usb reset && fatload usb 0 0xa0000000 uImage; then "        \
29                 "bootm 0xa0000000; "                                    \
30         "fi; "                                                          \
31         "bootm 0xc0000;"
32 #define CONFIG_TIMESTAMP
33 #define CONFIG_CMDLINE_TAG
34 #define CONFIG_SETUP_MEMORY_TAGS
35
36 /*
37  * Serial Console Configuration
38  */
39
40 /*
41  * Bootloader Components Configuration
42  */
43
44 /* I2C support */
45 #ifdef CONFIG_SYS_I2C
46 #define CONFIG_SYS_I2C_PXA
47 #define CONFIG_PXA_STD_I2C
48 #define CONFIG_PXA_PWR_I2C
49 #define CONFIG_SYS_I2C_SPEED            100000
50 #endif
51
52 /* LCD support */
53 #ifdef CONFIG_LCD
54 #define CONFIG_PXA_LCD
55 #define CONFIG_PXA_VGA
56 #define CONFIG_LCD_LOGO
57 #endif
58
59 /*
60  * Networking Configuration
61  */
62 #ifdef  CONFIG_CMD_NET
63
64 #define CONFIG_DRIVER_DM9000            1
65 #define CONFIG_DM9000_BASE              0x08000000
66 #define DM9000_IO                       (CONFIG_DM9000_BASE)
67 #define DM9000_DATA                     (CONFIG_DM9000_BASE + 4)
68 #define CONFIG_NET_RETRY_COUNT          10
69
70 #define CONFIG_BOOTP_BOOTFILESIZE
71 #endif
72
73 #define CONFIG_SYS_DEVICE_NULLDEV       1
74
75 /*
76  * Clock Configuration
77  */
78 #define CONFIG_SYS_CPUSPEED             0x290           /* 520MHz */
79
80 /*
81  * DRAM Map
82  */
83 #define PHYS_SDRAM_1                    0xa0000000      /* SDRAM Bank #1 */
84 #define PHYS_SDRAM_1_SIZE               0x04000000      /* 64 MB */
85
86 #define CONFIG_SYS_DRAM_BASE            0xa0000000      /* CS0 */
87 #define CONFIG_SYS_DRAM_SIZE            0x04000000      /* 64 MB DRAM */
88
89 #define CONFIG_SYS_LOAD_ADDR            PHYS_SDRAM_1
90 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
91 #define CONFIG_SYS_INIT_SP_ADDR         0x5c010000
92
93 /*
94  * NOR FLASH
95  */
96 #ifdef  CONFIG_CMD_FLASH
97 #define PHYS_FLASH_1                    0x00000000      /* Flash Bank #1 */
98 #define PHYS_FLASH_SIZE                 0x02000000      /* 32 MB */
99 #define CONFIG_SYS_FLASH_BASE           PHYS_FLASH_1
100
101 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_32BIT
102
103 #define CONFIG_SYS_MAX_FLASH_SECT       (4 + 255)
104 #define CONFIG_SYS_MAX_FLASH_BANKS      1
105
106 #define CONFIG_SYS_FLASH_ERASE_TOUT     (25 * CONFIG_SYS_HZ)
107 #define CONFIG_SYS_FLASH_WRITE_TOUT     (25 * CONFIG_SYS_HZ)
108 #define CONFIG_SYS_FLASH_LOCK_TOUT      (25 * CONFIG_SYS_HZ)
109 #define CONFIG_SYS_FLASH_UNLOCK_TOUT    (25 * CONFIG_SYS_HZ)
110 #endif
111
112 #define CONFIG_SYS_MONITOR_BASE         0x0
113 #define CONFIG_SYS_MONITOR_LEN          0x40000
114
115 /* Skip factory configuration block */
116
117 /*
118  * GPIO settings
119  */
120 #define CONFIG_SYS_GPSR0_VAL    0x00000000
121 #define CONFIG_SYS_GPSR1_VAL    0x00020000
122 #define CONFIG_SYS_GPSR2_VAL    0x0002c000
123 #define CONFIG_SYS_GPSR3_VAL    0x00000000
124
125 #define CONFIG_SYS_GPCR0_VAL    0x00000000
126 #define CONFIG_SYS_GPCR1_VAL    0x00000000
127 #define CONFIG_SYS_GPCR2_VAL    0x00000000
128 #define CONFIG_SYS_GPCR3_VAL    0x00000000
129
130 #define CONFIG_SYS_GPDR0_VAL    0xc8008000
131 #define CONFIG_SYS_GPDR1_VAL    0xfc02a981
132 #define CONFIG_SYS_GPDR2_VAL    0x92c3ffff
133 #define CONFIG_SYS_GPDR3_VAL    0x0061e804
134
135 #define CONFIG_SYS_GAFR0_L_VAL  0x80100000
136 #define CONFIG_SYS_GAFR0_U_VAL  0xa5c00010
137 #define CONFIG_SYS_GAFR1_L_VAL  0x6992901a
138 #define CONFIG_SYS_GAFR1_U_VAL  0xaaa50008
139 #define CONFIG_SYS_GAFR2_L_VAL  0xaaaaaaaa
140 #define CONFIG_SYS_GAFR2_U_VAL  0x4109a002
141 #define CONFIG_SYS_GAFR3_L_VAL  0x54000310
142 #define CONFIG_SYS_GAFR3_U_VAL  0x00005401
143
144 #define CONFIG_SYS_PSSR_VAL     0x30
145
146 /*
147  * Clock settings
148  */
149 #define CONFIG_SYS_CKEN         0x00500240
150 #define CONFIG_SYS_CCCR         0x02000290
151
152 /*
153  * Memory settings
154  */
155 #define CONFIG_SYS_MSC0_VAL     0x9ee1c5f2
156 #define CONFIG_SYS_MSC1_VAL     0x9ee1f994
157 #define CONFIG_SYS_MSC2_VAL     0x9ee19ee1
158 #define CONFIG_SYS_MDCNFG_VAL   0x090009c9
159 #define CONFIG_SYS_MDREFR_VAL   0x2003a031
160 #define CONFIG_SYS_MDMRS_VAL    0x00220022
161 #define CONFIG_SYS_FLYCNFG_VAL  0x00010001
162 #define CONFIG_SYS_SXCNFG_VAL   0x40044004
163
164 /*
165  * PCMCIA and CF Interfaces
166  */
167 #define CONFIG_SYS_MECR_VAL     0x00000000
168 #define CONFIG_SYS_MCMEM0_VAL   0x00028307
169 #define CONFIG_SYS_MCMEM1_VAL   0x00014307
170 #define CONFIG_SYS_MCATT0_VAL   0x00038787
171 #define CONFIG_SYS_MCATT1_VAL   0x0001c787
172 #define CONFIG_SYS_MCIO0_VAL    0x0002830f
173 #define CONFIG_SYS_MCIO1_VAL    0x0001430f
174
175 #include "pxa-common.h"
176
177 #endif /* __CONFIG_H */