1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2019 Toradex
6 #ifndef __COLIBRI_IMX8X_H
7 #define __COLIBRI_IMX8X_H
9 #include <asm/arch/imx-regs.h>
10 #include <linux/sizes.h>
12 #define CONFIG_REMAKE_ELF
14 #define CONFIG_DISPLAY_BOARDINFO_LATE
16 #undef CONFIG_BOOTM_NETBSD
18 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
19 #define USDHC1_BASE_ADDR 0x5b010000
20 #define USDHC2_BASE_ADDR 0x5b020000
21 #define CONFIG_SUPPORT_EMMC_BOOT /* eMMC specific */
23 #define CONFIG_ENV_OVERWRITE
25 #define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
28 #define FEC_QUIRK_ENET_MAC
30 #define CONFIG_TFTP_TSIZE
32 #define CONFIG_IPADDR 192.168.10.2
33 #define CONFIG_NETMASK 255.255.255.0
34 #define CONFIG_SERVERIP 192.168.10.1
36 #define MEM_LAYOUT_ENV_SETTINGS \
37 "fdt_addr_r=0x83000000\0" \
38 "kernel_addr_r=0x81000000\0" \
39 "ramdisk_addr_r=0x83800000\0" \
40 "scriptaddr=0x80800000\0"
42 #ifdef CONFIG_AHAB_BOOT
43 #define AHAB_ENV "sec_boot=yes\0"
45 #define AHAB_ENV "sec_boot=no\0"
50 "m4_0_image=m4_0.bin\0" \
51 "loadm4image_0=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} " \
53 "m4boot_0=run loadm4image_0; dcache flush; bootaux ${loadaddr} 0\0" \
55 #define MFG_NAND_PARTITION ""
57 #define BOOT_TARGET_DEVICES(func) \
61 #include <config_distro_bootcmd.h>
62 #undef BOOTENV_RUN_NET_USB_START
63 #define BOOTENV_RUN_NET_USB_START ""
65 #define CONFIG_MFG_ENV_SETTINGS \
66 "mfgtool_args=setenv bootargs console=${console},${baudrate} " \
67 "rdinit=/linuxrc g_mass_storage.stall=0 " \
68 "g_mass_storage.removable=1 g_mass_storage.idVendor=0x066F " \
69 "g_mass_storage.idProduct=0x37FF " \
70 "g_mass_storage.iSerialNumber=\"\" " MFG_NAND_PARTITION \
71 "${vidargs} clk_ignore_unused\0" \
72 "initrd_addr=0x83800000\0" \
73 "initrd_high=0xffffffff\0" \
74 "bootcmd_mfg=run mfgtool_args;booti ${loadaddr} ${initrd_addr} " \
77 /* Initial environment variables */
78 #define CONFIG_EXTRA_ENV_SETTINGS \
81 CONFIG_MFG_ENV_SETTINGS \
83 MEM_LAYOUT_ENV_SETTINGS \
84 "console=ttyLP3 earlycon\0" \
85 "fdt_addr=0x83000000\0" \
86 "fdt_file=fsl-imx8qxp-colibri-dsihdmi-eval-v3.dtb\0" \
87 "fdtfile=fsl-imx8qxp-colibri-dsihdmi-eval-v3.dtb\0" \
88 "finduuid=part uuid mmc ${mmcdev}:2 uuid\0" \
90 "initrd_addr=0x83800000\0" \
91 "initrd_high=0xffffffffffffffff\0" \
92 "mmcargs=setenv bootargs console=${console},${baudrate} " \
93 "root=PARTUUID=${uuid} rootwait " \
94 "mmcdev=" __stringify(CONFIG_SYS_MMC_ENV_DEV) "\0" \
95 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
96 "netargs=setenv bootargs console=${console},${baudrate} " \
97 "root=/dev/nfs ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp " \
99 "nfsboot=run netargs; dhcp ${loadaddr} ${image}; tftp ${fdt_addr} " \
100 "colibri-imx8x/${fdt_file}; booti ${loadaddr} - " \
103 "script=boot.scr\0" \
104 "update_uboot=askenv confirm Did you load u-boot-dtb.imx (y/N)?; " \
105 "if test \"$confirm\" = \"y\"; then " \
106 "setexpr blkcnt ${filesize} + 0x1ff && setexpr blkcnt " \
107 "${blkcnt} / 0x200; mmc dev 0 1; mmc write ${loadaddr} 0x0 " \
109 "vidargs=video=imxdpufb5:off video=imxdpufb6:off video=imxdpufb7:off\0"
111 /* Link Definitions */
112 #define CONFIG_LOADADDR 0x80280000
114 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
116 #define CONFIG_SYS_INIT_SP_ADDR 0x80200000
118 #define CONFIG_SYS_MEMTEST_START 0x88000000
119 #define CONFIG_SYS_MEMTEST_END 0x89000000
121 /* Environment in eMMC, before config block at the end of 1st "boot sector" */
122 #define CONFIG_ENV_SIZE SZ_8K
123 #define CONFIG_ENV_OFFSET (-CONFIG_ENV_SIZE + \
124 CONFIG_TDX_CFG_BLOCK_OFFSET)
125 #define CONFIG_SYS_MMC_ENV_DEV 0 /* USDHC1 eMMC */
126 #define CONFIG_SYS_MMC_ENV_PART 1
128 #define CONFIG_SYS_MMC_IMG_LOAD_PART 1
130 /* On Colibri iMX8X USDHC1 is eMMC, USDHC2 is 4-bit SD */
131 #define CONFIG_SYS_FSL_USDHC_NUM 2
133 #define CONFIG_SYS_BOOTM_LEN SZ_64M /* Increase max gunzip size */
135 /* Size of malloc() pool */
136 #define CONFIG_SYS_MALLOC_LEN ((CONFIG_ENV_SIZE + (32 * 1024)) * 1024)
138 #define CONFIG_SYS_SDRAM_BASE 0x80000000
139 #define PHYS_SDRAM_1 0x80000000
140 #define PHYS_SDRAM_2 0x880000000
141 #define PHYS_SDRAM_1_SIZE SZ_2G /* 2 GB */
142 #define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 GB */
145 #define CONFIG_BAUDRATE 115200
147 /* Monitor Command Prompt */
148 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
149 #define CONFIG_SYS_CBSIZE SZ_2K
150 #define CONFIG_SYS_MAXARGS 64
151 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
152 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
153 sizeof(CONFIG_SYS_PROMPT) + 16)
155 /* Generic Timer Definitions */
156 #define COUNTER_FREQUENCY 8000000 /* 8MHz */
158 #define BOOTAUX_RESERVED_MEM_BASE 0x88000000
159 #define BOOTAUX_RESERVED_MEM_SIZE SZ_128M /* Reserve from second 128MB */
161 #endif /* __COLIBRI_IMX8X_H */