1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2018-2019 Toradex AG
5 * Configuration settings for the Colibri iMX6ULL module.
7 * based on colibri_imx7.h
10 #ifndef __COLIBRI_IMX6ULL_CONFIG_H
11 #define __COLIBRI_IMX6ULL_CONFIG_H
13 #include "mx6_common.h"
14 #define CONFIG_IOMUX_LPSR
16 #define PHYS_SDRAM_SIZE SZ_512M
18 /* Size of malloc() pool */
19 #define CONFIG_SYS_MALLOC_LEN (32 * SZ_1M)
22 #define CONFIG_TFTP_TSIZE
25 #define IMX_FEC_BASE ENET2_BASE_ADDR
28 #define CONFIG_SYS_FSL_ESDHC_ADDR 0
29 #define CONFIG_SYS_FSL_USDHC_NUM 1
31 #undef CONFIG_BOOTM_PLAN9
32 #undef CONFIG_BOOTM_RTEMS
35 #define CONFIG_SYS_I2C_SPEED 100000
37 #define CONFIG_IPADDR 192.168.10.2
38 #define CONFIG_NETMASK 255.255.255.0
39 #define CONFIG_SERVERIP 192.168.10.1
41 #define FDT_FILE "imx6ull-colibri${variant}-${fdt_board}.dtb"
43 #define MEM_LAYOUT_ENV_SETTINGS \
44 "bootm_size=0x10000000\0" \
45 "fdt_addr_r=0x82100000\0" \
46 "fdt_high=0xffffffff\0" \
47 "initrd_high=0xffffffff\0" \
48 "kernel_addr_r=0x81000000\0" \
49 "pxefile_addr_r=0x87100000\0" \
50 "ramdisk_addr_r=0x82200000\0" \
51 "scriptaddr=0x87000000\0"
54 "nfsargs=ip=:::::eth0: root=/dev/nfs\0" \
55 "nfsboot=run setup; " \
56 "setenv bootargs ${defargs} ${nfsargs} " \
57 "${setupargs} ${vidargs}; echo Booting from NFS...;" \
58 "dhcp ${kernel_addr_r} && " \
59 "tftp ${fdt_addr_r} " FDT_FILE " && " \
60 "run fdt_fixup && bootz ${kernel_addr_r} - ${fdt_addr_r}\0" \
63 "set_sdargs=setenv sdargs root=PARTUUID=${uuid} ro rootwait\0" \
64 "sdboot=run setup; run sdfinduuid; run set_sdargs; " \
65 "setenv bootargs ${defargs} ${sdargs} " \
66 "${setupargs} ${vidargs}; echo Booting from MMC/SD card...; " \
67 "load mmc ${sddev}:${sdbootpart} ${kernel_addr_r} ${kernel_file} && " \
68 "load mmc ${sddev}:${sdbootpart} ${fdt_addr_r} " FDT_FILE " && " \
69 "run fdt_fixup && bootz ${kernel_addr_r} - ${fdt_addr_r}\0" \
72 "sdfinduuid=part uuid mmc ${sddev}:${sdrootpart} uuid\0" \
76 "ubiargs=ubi.mtd=ubi root=ubi0:rootfs rw rootfstype=ubifs " \
77 "ubi.fm_autoconvert=1\0" \
78 "ubiboot=run setup; " \
79 "setenv bootargs ${defargs} ${ubiargs} " \
80 "${setupargs} ${vidargs}; echo Booting from NAND...; " \
82 "ubi read ${kernel_addr_r} kernel && " \
83 "ubi read ${fdt_addr_r} dtb && " \
84 "run fdt_fixup && bootz ${kernel_addr_r} - ${fdt_addr_r}\0" \
86 #define CONFIG_BOOTCOMMAND "run ubiboot; " \
87 "setenv fdtfile " FDT_FILE " && run distro_bootcmd;"
89 #define BOOT_TARGET_DEVICES(func) \
93 #include <config_distro_bootcmd.h>
95 #define DFU_ALT_NAND_INFO "imx6ull-bcb part 0,1;u-boot1 part 0,2;u-boot2 part 0,3;u-boot-env part 0,4;ubi partubi 0,5"
97 #define CONFIG_EXTRA_ENV_SETTINGS \
99 MEM_LAYOUT_ENV_SETTINGS \
103 "console=ttymxc0\0" \
104 "defargs=user_debug=30\0" \
105 "dfu_alt_info=" DFU_ALT_NAND_INFO "\0" \
106 "fdt_board=eval-v3\0" \
109 "kernel_file=zImage\0" \
110 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
111 "setethupdate=if env exists ethaddr; then; else setenv ethaddr " \
112 "00:14:2d:00:00:00; fi; tftpboot ${loadaddr} " \
113 "${board}/flash_eth.img && source ${loadaddr}\0" \
114 "setsdupdate=mmc rescan && setenv interface mmc && " \
115 "fatload ${interface} 0:1 ${loadaddr} " \
116 "${board}/flash_blk.img && source ${loadaddr}\0" \
117 "setup=setenv setupargs " \
118 "console=tty1 console=${console}" \
119 ",${baudrate}n8 ${memargs} consoleblank=0\0" \
120 "setupdate=run setsdupdate || run setusbupdate || run setethupdate\0" \
121 "setusbupdate=usb start && setenv interface usb && " \
122 "fatload ${interface} 0:1 ${loadaddr} " \
123 "${board}/flash_blk.img && source ${loadaddr}\0" \
125 "videomode=video=ctfb:x:640,y:480,depth:18,pclk:39722,le:48,ri:16,up:33,lo:10,hs:96,vs:2,sync:0,vmode:0\0" \
126 "vidargs=video=mxsfb:640x480-16@60"
128 #define CONFIG_SYS_MEMTEST_START 0x80000000
129 #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 0x08000000)
131 #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
133 /* Physical Memory Map */
134 #define PHYS_SDRAM MMDC0_ARB_BASE_ADDR
136 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
137 #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR
138 #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE
140 #define CONFIG_SYS_INIT_SP_OFFSET \
141 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
142 #define CONFIG_SYS_INIT_SP_ADDR \
143 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
145 #if defined(CONFIG_ENV_IS_IN_NAND)
146 #define CONFIG_ENV_SECT_SIZE (128 * 1024)
147 #define CONFIG_ENV_OFFSET (28 * CONFIG_ENV_SECT_SIZE)
148 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
152 #define CONFIG_SYS_MAX_NAND_DEVICE 1
153 /* used to initialize CONFIG_SYS_NAND_BASE_LIST which is unused */
154 #define CONFIG_SYS_NAND_BASE -1
155 #define CONFIG_SYS_NAND_ONFI_DETECTION
156 #define CONFIG_SYS_NAND_USE_FLASH_BBT
159 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
161 #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
162 #define CONFIG_MXC_USB_FLAGS 0
163 #define CONFIG_USB_MAX_CONTROLLER_COUNT 2
165 #define CONFIG_IMX_THERMAL
167 #define CONFIG_USBD_HS
169 /* USB Device Firmware Update support */
170 #define CONFIG_SYS_DFU_DATA_BUF_SIZE SZ_16M
171 #define DFU_DEFAULT_POLL_TIMEOUT 300
174 #define CONFIG_VIDEO_MXS
175 #define MXS_LCDIF_BASE MX6UL_LCDIF1_BASE_ADDR
176 #define CONFIG_VIDEO_LOGO
177 #define CONFIG_SPLASH_SCREEN
178 #define CONFIG_SPLASH_SCREEN_ALIGN
179 #define CONFIG_BMP_16BPP
180 #define CONFIG_VIDEO_BMP_RLE8
181 #define CONFIG_VIDEO_BMP_LOGO
184 #endif /* __COLIBRI_IMX6ULL_CONFIG_H */