1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuation settings for the Sentec Cobra Board.
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
9 * Version: U-Boot 1.0.0 - initial release for Sentec COBRA5272 board
11 * Author: Florian Schlote
13 * For a description of configuration options please refer also to the
14 * general u-boot-1.x.x/README file
19 * board/config.h - configuration options, board specific
23 #ifndef _CONFIG_COBRA5272_H
24 #define _CONFIG_COBRA5272_H
27 * Defines processor clock - important for correct timings concerning serial
32 #define CONFIG_SYS_CLK 66000000
33 #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
35 /* Enable Dma Timer */
39 * Define baudrate for UART1 (console output, tftp, ...)
40 * default value of CONFIG_BAUDRATE for Sentec board: 19200 baud
41 * CONFIG_SYS_BAUDRATE_TABLE defines values that can be selected in u-boot command
46 #define CONFIG_SYS_UART_PORT (0)
49 * set "#if 0" to "#if 1" if (Hardware)-WATCHDOG should be enabled & change
50 * timeout acc. to your needs
51 * #define CONFIG_WATCHDOG_TIMEOUT x , x is timeout in milliseconds, e. g. 10000
57 #define CONFIG_WATCHDOG
58 #define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
62 * CONFIG_MONITOR_IS_IN_RAM defines if u-boot is started from a different
63 * bootloader residing in flash ('chainloading'); if you want to use
64 * chainloading or want to compile a u-boot binary that can be loaded into
67 * You will need a first stage bootloader then, e. g. colilo or a working BDM
68 * cable (Background Debug Mode)
70 * Setting #if 0: u-boot will start from flash and relocate itself to RAM
72 * Please do not forget to modify the setting of CONFIG_SYS_TEXT_BASE
73 * in board/cobra5272/config.mk accordingly (#if 0: 0xffe00000; #if 1: 0x20000)
79 #define CONFIG_MONITOR_IS_IN_RAM /* monitor is started from a preloader */
83 * Configuration for environment
84 * Environment is embedded in u-boot in the second sector of the flash
88 #define LDS_BOARD_TEXT \
89 . = DEFINED(env_offset) ? env_offset : .; \
90 env/embedded.o(.text);
95 #define CONFIG_BOOTP_BOOTFILESIZE
98 # define CONFIG_MII_INIT 1
99 # define CONFIG_SYS_DISCOVER_PHY
100 # define CONFIG_SYS_RX_ETH_BUFFER 8
101 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
102 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
103 # ifndef CONFIG_SYS_DISCOVER_PHY
104 # define FECDUPLEX FULL
105 # define FECSPEED _100BASET
107 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
108 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
110 # endif /* CONFIG_SYS_DISCOVER_PHY */
114 *-----------------------------------------------------------------------------
115 * Define user parameters that have to be customized most likely
116 *-----------------------------------------------------------------------------
119 /*AUTOBOOT settings - booting images automatically by u-boot after power on*/
121 /* The following settings will be contained in the environment block ; if you
122 want to use a neutral environment all those settings can be manually set in
123 u-boot: 'set' command */
127 enter a valid image address in flash */
129 /* User network settings */
131 #define CONFIG_IPADDR 192.168.100.2 /* default board IP address */
132 #define CONFIG_SERVERIP 192.168.100.1 /* default tftp server IP address */
139 *-----------------------------------------------------------------------------
140 * End of user parameters to be customized
141 *-----------------------------------------------------------------------------
145 * Defines memory range for test
150 * Low Level Configuration Settings
151 * (address mappings, register initial values, etc.)
152 * You should know what you are doing if you make changes here.
157 * Base register address
161 #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
164 * System Conf. Reg. & System Protection Reg.
168 #define CONFIG_SYS_SCR 0x0003
169 #define CONFIG_SYS_SPR 0xffff
176 #define CONFIG_SYS_DISCOVER_PHY
177 #define CONFIG_SYS_ENET_BD_BASE 0x780000
179 /*-----------------------------------------------------------------------
180 * Definitions for initial stack pointer and data area (in internal SRAM)
182 #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
183 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
184 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
185 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
187 /*-----------------------------------------------------------------------
188 * Start addresses for the final memory configuration
189 * (Set up by the startup code)
190 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
192 #define CONFIG_SYS_SDRAM_BASE 0x00000000
195 *-------------------------------------------------------------------------
196 * RAM SIZE (is defined above)
197 *-----------------------------------------------------------------------
200 /* #define CONFIG_SYS_SDRAM_SIZE 16 */
203 *-----------------------------------------------------------------------
206 #define CONFIG_SYS_FLASH_BASE 0xffe00000
208 #ifdef CONFIG_MONITOR_IS_IN_RAM
209 #define CONFIG_SYS_MONITOR_BASE 0x20000
211 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
214 #define CONFIG_SYS_MONITOR_LEN 0x20000
215 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
218 * For booting Linux, the board info and command line data
219 * have to be in the first 8 MB of memory, since this is
220 * the maximum mapped by the Linux kernel during initialization ??
222 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
224 /*-----------------------------------------------------------------------
227 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
228 #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
229 #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 /* flash timeout */
231 /*-----------------------------------------------------------------------
232 * Cache Configuration
235 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
236 CONFIG_SYS_INIT_RAM_SIZE - 8)
237 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
238 CONFIG_SYS_INIT_RAM_SIZE - 4)
239 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
240 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
241 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
242 CF_ACR_EN | CF_ACR_SM_ALL)
243 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
244 CF_CACR_DISD | CF_CACR_INVI | \
245 CF_CACR_CEIB | CF_CACR_DCM | \
248 /*-----------------------------------------------------------------------
251 #define LED_STAT_0 0xffff /*all LEDs off*/
252 #define LED_STAT_1 0xfffe
253 #define LED_STAT_2 0xfffd
254 #define LED_STAT_3 0xfffb
255 #define LED_STAT_4 0xfff7
256 #define LED_STAT_5 0xffef
257 #define LED_STAT_6 0xffdf
258 #define LED_STAT_7 0xff00 /*all LEDs on*/
260 /*-----------------------------------------------------------------------
261 * Port configuration (GPIO)
263 #define CONFIG_SYS_PACNT 0x00000000 /* PortA control reg.: All pins are external
265 #define CONFIG_SYS_PADDR 0x00FF /* PortA direction reg.: PA7 to PA0 are outputs
266 (1^=output, 0^=input) */
267 #define CONFIG_SYS_PADAT LED_STAT_0 /* PortA value reg.: Turn all LED off */
268 #define CONFIG_SYS_PBCNT 0x55554155 /* PortB control reg.: Ethernet/UART
270 #define CONFIG_SYS_PBDDR 0x0000 /* PortB direction: All pins configured as inputs */
271 #define CONFIG_SYS_PBDAT 0x0000 /* PortB value reg. */
272 #define CONFIG_SYS_PDCNT 0x00000000 /* PortD control reg. */
274 #endif /* _CONFIG_COBRA5272_H */