1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuation settings for the Sentec Cobra Board.
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
9 * Version: U-Boot 1.0.0 - initial release for Sentec COBRA5272 board
11 * Author: Florian Schlote
13 * For a description of configuration options please refer also to the
14 * general u-boot-1.x.x/README file
19 * board/config.h - configuration options, board specific
23 #ifndef _CONFIG_COBRA5272_H
24 #define _CONFIG_COBRA5272_H
27 * Defines processor clock - important for correct timings concerning serial
32 #define CONFIG_SYS_CLK 66000000
33 #define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
35 /* Enable Dma Timer */
39 * Define baudrate for UART1 (console output, tftp, ...)
40 * default value of CONFIG_BAUDRATE for Sentec board: 19200 baud
41 * CONFIG_SYS_BAUDRATE_TABLE defines values that can be selected in u-boot command
46 #define CONFIG_MCFUART
47 #define CONFIG_SYS_UART_PORT (0)
50 * set "#if 0" to "#if 1" if (Hardware)-WATCHDOG should be enabled & change
51 * timeout acc. to your needs
52 * #define CONFIG_WATCHDOG_TIMEOUT x , x is timeout in milliseconds, e. g. 10000
58 #define CONFIG_WATCHDOG
59 #define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
63 * CONFIG_MONITOR_IS_IN_RAM defines if u-boot is started from a different
64 * bootloader residing in flash ('chainloading'); if you want to use
65 * chainloading or want to compile a u-boot binary that can be loaded into
68 * You will need a first stage bootloader then, e. g. colilo or a working BDM
69 * cable (Background Debug Mode)
71 * Setting #if 0: u-boot will start from flash and relocate itself to RAM
73 * Please do not forget to modify the setting of CONFIG_SYS_TEXT_BASE
74 * in board/cobra5272/config.mk accordingly (#if 0: 0xffe00000; #if 1: 0x20000)
80 #define CONFIG_MONITOR_IS_IN_RAM /* monitor is started from a preloader */
84 * Configuration for environment
85 * Environment is embedded in u-boot in the second sector of the flash
89 #define LDS_BOARD_TEXT \
90 . = DEFINED(env_offset) ? env_offset : .; \
91 env/embedded.o(.text);
96 #define CONFIG_BOOTP_BOOTFILESIZE
99 # define CONFIG_MII_INIT 1
100 # define CONFIG_SYS_DISCOVER_PHY
101 # define CONFIG_SYS_RX_ETH_BUFFER 8
102 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
103 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
104 # ifndef CONFIG_SYS_DISCOVER_PHY
105 # define FECDUPLEX FULL
106 # define FECSPEED _100BASET
108 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
109 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
111 # endif /* CONFIG_SYS_DISCOVER_PHY */
115 *-----------------------------------------------------------------------------
116 * Define user parameters that have to be customized most likely
117 *-----------------------------------------------------------------------------
120 /*AUTOBOOT settings - booting images automatically by u-boot after power on*/
122 /* The following settings will be contained in the environment block ; if you
123 want to use a neutral environment all those settings can be manually set in
124 u-boot: 'set' command */
128 #define CONFIG_BOOTCOMMAND "bootm 0xffe80000" /*Autoboto command, please
129 enter a valid image address in flash */
131 /* User network settings */
133 #define CONFIG_IPADDR 192.168.100.2 /* default board IP address */
134 #define CONFIG_SERVERIP 192.168.100.1 /* default tftp server IP address */
138 #define CONFIG_SYS_LOAD_ADDR 0x20000 /*Defines default RAM address
139 from which user programs will be started */
144 *-----------------------------------------------------------------------------
145 * End of user parameters to be customized
146 *-----------------------------------------------------------------------------
150 * Defines memory range for test
155 * Low Level Configuration Settings
156 * (address mappings, register initial values, etc.)
157 * You should know what you are doing if you make changes here.
162 * Base register address
166 #define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
169 * System Conf. Reg. & System Protection Reg.
173 #define CONFIG_SYS_SCR 0x0003
174 #define CONFIG_SYS_SPR 0xffff
181 #define CONFIG_SYS_DISCOVER_PHY
182 #define CONFIG_SYS_ENET_BD_BASE 0x780000
184 /*-----------------------------------------------------------------------
185 * Definitions for initial stack pointer and data area (in internal SRAM)
187 #define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
188 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
189 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
190 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
192 /*-----------------------------------------------------------------------
193 * Start addresses for the final memory configuration
194 * (Set up by the startup code)
195 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
197 #define CONFIG_SYS_SDRAM_BASE 0x00000000
200 *-------------------------------------------------------------------------
201 * RAM SIZE (is defined above)
202 *-----------------------------------------------------------------------
205 /* #define CONFIG_SYS_SDRAM_SIZE 16 */
208 *-----------------------------------------------------------------------
211 #define CONFIG_SYS_FLASH_BASE 0xffe00000
213 #ifdef CONFIG_MONITOR_IS_IN_RAM
214 #define CONFIG_SYS_MONITOR_BASE 0x20000
216 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
219 #define CONFIG_SYS_MONITOR_LEN 0x20000
220 #define CONFIG_SYS_MALLOC_LEN (256 << 10)
221 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
224 * For booting Linux, the board info and command line data
225 * have to be in the first 8 MB of memory, since this is
226 * the maximum mapped by the Linux kernel during initialization ??
228 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
230 /*-----------------------------------------------------------------------
233 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
234 #define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
235 #define CONFIG_SYS_FLASH_ERASE_TOUT 1000 /* flash timeout */
237 /*-----------------------------------------------------------------------
238 * Cache Configuration
240 #define CONFIG_SYS_CACHELINE_SIZE 16
242 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
243 CONFIG_SYS_INIT_RAM_SIZE - 8)
244 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
245 CONFIG_SYS_INIT_RAM_SIZE - 4)
246 #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
247 #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
248 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
249 CF_ACR_EN | CF_ACR_SM_ALL)
250 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
251 CF_CACR_DISD | CF_CACR_INVI | \
252 CF_CACR_CEIB | CF_CACR_DCM | \
255 /*-----------------------------------------------------------------------
256 * Memory bank definitions
258 * Please refer also to Motorola Coldfire user manual - Chapter XXX
259 * <http://e-www.motorola.com/files/dsp/doc/ref_manual/MCF5272UM.pdf>
261 #define CONFIG_SYS_BR0_PRELIM 0xFFE00201
262 #define CONFIG_SYS_OR0_PRELIM 0xFFE00014
264 #define CONFIG_SYS_BR1_PRELIM 0
265 #define CONFIG_SYS_OR1_PRELIM 0
267 #define CONFIG_SYS_BR2_PRELIM 0
268 #define CONFIG_SYS_OR2_PRELIM 0
270 #define CONFIG_SYS_BR3_PRELIM 0
271 #define CONFIG_SYS_OR3_PRELIM 0
273 #define CONFIG_SYS_BR4_PRELIM 0
274 #define CONFIG_SYS_OR4_PRELIM 0
276 #define CONFIG_SYS_BR5_PRELIM 0
277 #define CONFIG_SYS_OR5_PRELIM 0
279 #define CONFIG_SYS_BR6_PRELIM 0
280 #define CONFIG_SYS_OR6_PRELIM 0
282 #define CONFIG_SYS_BR7_PRELIM 0x00000701
283 #define CONFIG_SYS_OR7_PRELIM 0xFF00007C
285 /*-----------------------------------------------------------------------
288 #define LED_STAT_0 0xffff /*all LEDs off*/
289 #define LED_STAT_1 0xfffe
290 #define LED_STAT_2 0xfffd
291 #define LED_STAT_3 0xfffb
292 #define LED_STAT_4 0xfff7
293 #define LED_STAT_5 0xffef
294 #define LED_STAT_6 0xffdf
295 #define LED_STAT_7 0xff00 /*all LEDs on*/
297 /*-----------------------------------------------------------------------
298 * Port configuration (GPIO)
300 #define CONFIG_SYS_PACNT 0x00000000 /* PortA control reg.: All pins are external
302 #define CONFIG_SYS_PADDR 0x00FF /* PortA direction reg.: PA7 to PA0 are outputs
303 (1^=output, 0^=input) */
304 #define CONFIG_SYS_PADAT LED_STAT_0 /* PortA value reg.: Turn all LED off */
305 #define CONFIG_SYS_PBCNT 0x55554155 /* PortB control reg.: Ethernet/UART
307 #define CONFIG_SYS_PBDDR 0x0000 /* PortB direction: All pins configured as inputs */
308 #define CONFIG_SYS_PBDAT 0x0000 /* PortB value reg. */
309 #define CONFIG_SYS_PDCNT 0x00000000 /* PortD control reg. */
311 #endif /* _CONFIG_COBRA5272_H */