2 * (C) Copyright 2011 CompuLab, Ltd.
3 * Mike Rapoport <mike@compulab.co.il>
4 * Igor Grinberg <grinberg@compulab.co.il>
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
12 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
14 * SPDX-License-Identifier: GPL-2.0+
20 #define CONFIG_SYS_CACHELINE_SIZE 64
23 * High Level Configuration Options
25 #define CONFIG_OMAP /* in a TI OMAP core */
26 #define CONFIG_OMAP_GPIO
27 #define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
28 #define CONFIG_OMAP_COMMON
29 /* Common ARM Erratas */
30 #define CONFIG_ARM_ERRATA_454179
31 #define CONFIG_ARM_ERRATA_430973
32 #define CONFIG_ARM_ERRATA_621766
34 #define CONFIG_SDRC /* The chip has SDRC controller */
36 #include <asm/arch/cpu.h> /* get chip and board defs */
37 #include <asm/arch/omap.h>
40 #define V_OSCK 26000000 /* Clock output from T2 */
41 #define V_SCLK (V_OSCK >> 1)
43 #define CONFIG_MISC_INIT_R
45 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
46 #define CONFIG_SETUP_MEMORY_TAGS
47 #define CONFIG_INITRD_TAG
48 #define CONFIG_REVISION_TAG
49 #define CONFIG_SERIAL_TAG
52 * Size of malloc() pool
54 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
56 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
63 * NS16550 Configuration
65 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
67 #define CONFIG_SYS_NS16550_SERIAL
68 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
69 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
72 * select serial console configuration
74 #define CONFIG_CONS_INDEX 3
75 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
76 #define CONFIG_SERIAL3 3 /* UART3 */
78 /* allow to overwrite serial and ethaddr */
79 #define CONFIG_ENV_OVERWRITE
80 #define CONFIG_BAUDRATE 115200
81 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
84 #define CONFIG_GENERIC_MMC
86 #define CONFIG_OMAP_HSMMC
87 #define CONFIG_DOS_PARTITION
90 #define CONFIG_USB_OMAP3
91 #define CONFIG_USB_EHCI
92 #define CONFIG_USB_EHCI_OMAP
93 #define CONFIG_USB_MUSB_UDC
94 #define CONFIG_TWL4030_USB
96 /* USB device configuration */
97 #define CONFIG_USB_DEVICE
98 #define CONFIG_USB_TTY
100 /* commands to include */
101 #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
102 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
103 #define CONFIG_MTD_PARTITIONS
104 #define MTDIDS_DEFAULT "nand0=nand"
105 #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
106 "1920k(u-boot),256k(u-boot-env),"\
109 #define CONFIG_CMD_NAND /* NAND support */
111 #define CONFIG_SYS_NO_FLASH
112 #define CONFIG_SYS_I2C
113 #define CONFIG_SYS_OMAP24_I2C_SPEED 100000
114 #define CONFIG_SYS_OMAP24_I2C_SLAVE 1
115 #define CONFIG_SYS_I2C_OMAP34XX
116 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
117 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
118 #define CONFIG_SYS_I2C_EEPROM_BUS 0
119 #define CONFIG_I2C_MULTI_BUS
124 #define CONFIG_TWL4030_POWER
125 #define CONFIG_TWL4030_LED
130 #define CONFIG_NAND_OMAP_GPMC
131 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
133 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
134 /* to access nand at */
136 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
139 /* Environment information */
140 #define CONFIG_EXTRA_ENV_SETTINGS \
141 "loadaddr=0x82000000\0" \
143 "console=ttyO2,115200n8\0" \
146 "dvimode=1024x768MR-16@60\0" \
147 "defaultdisplay=dvi\0" \
149 "mmcroot=/dev/mmcblk0p2 rw\0" \
150 "mmcrootfstype=ext4 rootwait\0" \
151 "nandroot=/dev/mtdblock4 rw\0" \
152 "nandrootfstype=ubifs\0" \
153 "mmcargs=setenv bootargs console=${console} " \
154 "mpurate=${mpurate} " \
156 "omapfb.mode=dvi:${dvimode} " \
157 "omapdss.def_disp=${defaultdisplay} " \
159 "rootfstype=${mmcrootfstype}\0" \
160 "nandargs=setenv bootargs console=${console} " \
161 "mpurate=${mpurate} " \
163 "omapfb.mode=dvi:${dvimode} " \
164 "omapdss.def_disp=${defaultdisplay} " \
165 "root=${nandroot} " \
166 "rootfstype=${nandrootfstype}\0" \
167 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
168 "bootscript=echo Running bootscript from mmc ...; " \
169 "source ${loadaddr}\0" \
170 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
171 "mmcboot=echo Booting from mmc ...; " \
173 "bootm ${loadaddr}\0" \
174 "nandboot=echo Booting from nand ...; " \
176 "nand read ${loadaddr} 2a0000 400000; " \
177 "bootm ${loadaddr}\0" \
179 #define CONFIG_BOOTCOMMAND \
180 "mmc dev ${mmcdev}; if mmc rescan; then " \
181 "if run loadbootscript; then " \
184 "if run loaduimage; then " \
186 "else run nandboot; " \
189 "else run nandboot; fi"
192 * Miscellaneous configurable options
194 #define CONFIG_AUTO_COMPLETE
195 #define CONFIG_CMDLINE_EDITING
196 #define CONFIG_TIMESTAMP
197 #define CONFIG_SYS_AUTOLOAD "no"
198 #define CONFIG_SYS_LONGHELP /* undef to save memory */
199 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
200 /* Print Buffer Size */
201 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
202 sizeof(CONFIG_SYS_PROMPT) + 16)
203 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
204 /* Boot Argument Buffer Size */
205 #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
207 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
209 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
210 0x01F00000) /* 31MB */
212 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
216 * OMAP3 has 12 GP timers, they can be driven by the system clock
217 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
218 * This rate is divided by a local divisor.
220 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
221 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
223 /*-----------------------------------------------------------------------
224 * Physical Memory Map
226 #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
227 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
229 /*-----------------------------------------------------------------------
230 * FLASH and environment organization
233 /* **** PISMO SUPPORT *** */
234 /* Monitor at start of flash */
235 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
236 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
238 #define CONFIG_ENV_IS_IN_NAND
239 #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
240 #define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
241 #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
243 #if defined(CONFIG_CMD_NET)
244 #define CONFIG_SMC911X
245 #define CONFIG_SMC911X_32_BIT
246 #define CM_T3X_SMC911X_BASE 0x2C000000
247 #define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
248 #define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
249 #endif /* (CONFIG_CMD_NET) */
251 /* additions for new relocation code, must be added to all boards */
252 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
253 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
254 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
255 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
256 CONFIG_SYS_INIT_RAM_SIZE - \
257 GENERATED_GBL_DATA_SIZE)
260 #define CONFIG_STATUS_LED /* Status LED enabled */
261 #define CONFIG_BOARD_SPECIFIC_LED
262 #define CONFIG_GPIO_LED
263 #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
264 #define GREEN_LED_DEV 0
265 #define STATUS_LED_BIT GREEN_LED_GPIO
266 #define STATUS_LED_STATE STATUS_LED_ON
267 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
268 #define STATUS_LED_BOOT GREEN_LED_DEV
270 #define CONFIG_SPLASHIMAGE_GUARD
273 #ifdef CONFIG_STATUS_LED
274 #define CONFIG_OMAP3_GPIO_6 /* GPIO186 is in GPIO bank 6 */
277 /* Display Configuration */
278 #define CONFIG_OMAP3_GPIO_2
279 #define CONFIG_OMAP3_GPIO_5
280 #define CONFIG_VIDEO_OMAP3
281 #define LCD_BPP LCD_COLOR16
283 #define CONFIG_SPLASH_SCREEN
284 #define CONFIG_SPLASH_SOURCE
285 #define CONFIG_CMD_BMP
286 #define CONFIG_BMP_16BPP
287 #define CONFIG_SCF0403_LCD
289 #define CONFIG_OMAP3_SPI
291 /* Defines for SPL */
292 #define CONFIG_SPL_FRAMEWORK
293 #define CONFIG_SPL_NAND_SIMPLE
295 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
296 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
298 #define CONFIG_SPL_BOARD_INIT
299 #define CONFIG_SPL_NAND_BASE
300 #define CONFIG_SPL_NAND_DRIVERS
301 #define CONFIG_SPL_NAND_ECC
302 #define CONFIG_SPL_OMAP3_ID_NAND
303 #define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
305 /* NAND boot config */
306 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
307 #define CONFIG_SYS_NAND_PAGE_COUNT 64
308 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
309 #define CONFIG_SYS_NAND_OOBSIZE 64
310 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
311 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
313 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
314 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
316 #define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
318 #define CONFIG_SYS_NAND_ECCSIZE 512
319 #define CONFIG_SYS_NAND_ECCBYTES 3
320 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
322 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
323 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
325 #define CONFIG_SPL_TEXT_BASE 0x40200800
326 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
327 CONFIG_SPL_TEXT_BASE)
330 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
331 * older x-loader implementations. And move the BSS area so that it
332 * doesn't overlap with TEXT_BASE.
334 #define CONFIG_SYS_TEXT_BASE 0x80008000
335 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
336 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
338 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
339 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
342 #define CONFIG_CMD_EEPROM
343 #define CONFIG_ENV_EEPROM_IS_ON_I2C
344 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
345 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
346 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
347 #define CONFIG_SYS_EEPROM_SIZE 256
349 #define CONFIG_CMD_EEPROM_LAYOUT
350 #define CONFIG_EEPROM_LAYOUT_HELP_STRING "legacy, v1, v2, v3"
352 #endif /* __CONFIG_H */