1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2011 CompuLab, Ltd.
4 * Mike Rapoport <mike@compulab.co.il>
5 * Igor Grinberg <grinberg@compulab.co.il>
7 * Based on omap3_beagle.h
8 * (C) Copyright 2006-2008
10 * Richard Woodruff <r-woodruff2@ti.com>
11 * Syed Mohammed Khasim <x0khasim@ti.com>
13 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
19 #define CONFIG_SYS_CACHELINE_SIZE 64
22 * High Level Configuration Options
24 #define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
26 #include <asm/arch/cpu.h> /* get chip and board defs */
27 #include <asm/arch/omap.h>
30 #define V_OSCK 26000000 /* Clock output from T2 */
31 #define V_SCLK (V_OSCK >> 1)
33 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
34 #define CONFIG_SETUP_MEMORY_TAGS
35 #define CONFIG_INITRD_TAG
36 #define CONFIG_REVISION_TAG
37 #define CONFIG_SERIAL_TAG
40 * Size of malloc() pool
43 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
50 * NS16550 Configuration
52 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
54 #define CONFIG_SYS_NS16550_SERIAL
55 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
56 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
59 * select serial console configuration
61 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
63 /* allow to overwrite serial and ethaddr */
64 #define CONFIG_ENV_OVERWRITE
65 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
68 /* USB device configuration */
69 #define CONFIG_USB_DEVICE
70 #define CONFIG_USB_TTY
72 /* commands to include */
74 #define CONFIG_SYS_I2C
75 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
76 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
77 #define CONFIG_SYS_I2C_EEPROM_BUS 0
78 #define CONFIG_I2C_MULTI_BUS
87 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
88 /* to access nand at */
90 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
93 /* Environment information */
94 #define CONFIG_EXTRA_ENV_SETTINGS \
95 "loadaddr=0x82000000\0" \
97 "console=ttyO2,115200n8\0" \
100 "dvimode=1024x768MR-16@60\0" \
101 "defaultdisplay=dvi\0" \
103 "mmcroot=/dev/mmcblk0p2 rw\0" \
104 "mmcrootfstype=ext4 rootwait\0" \
105 "nandroot=/dev/mtdblock4 rw\0" \
106 "nandrootfstype=ubifs\0" \
107 "mmcargs=setenv bootargs console=${console} " \
108 "mpurate=${mpurate} " \
110 "omapfb.mode=dvi:${dvimode} " \
111 "omapdss.def_disp=${defaultdisplay} " \
113 "rootfstype=${mmcrootfstype}\0" \
114 "nandargs=setenv bootargs console=${console} " \
115 "mpurate=${mpurate} " \
117 "omapfb.mode=dvi:${dvimode} " \
118 "omapdss.def_disp=${defaultdisplay} " \
119 "root=${nandroot} " \
120 "rootfstype=${nandrootfstype}\0" \
121 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
122 "bootscript=echo Running bootscript from mmc ...; " \
123 "source ${loadaddr}\0" \
124 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
125 "mmcboot=echo Booting from mmc ...; " \
127 "bootm ${loadaddr}\0" \
128 "nandboot=echo Booting from nand ...; " \
130 "nand read ${loadaddr} 2a0000 400000; " \
131 "bootm ${loadaddr}\0" \
133 #define CONFIG_BOOTCOMMAND \
134 "mmc dev ${mmcdev}; if mmc rescan; then " \
135 "if run loadbootscript; then " \
138 "if run loaduimage; then " \
140 "else run nandboot; " \
143 "else run nandboot; fi"
146 * Miscellaneous configurable options
148 #define CONFIG_TIMESTAMP
149 #define CONFIG_SYS_AUTOLOAD "no"
153 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
157 * OMAP3 has 12 GP timers, they can be driven by the system clock
158 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
159 * This rate is divided by a local divisor.
161 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
162 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
164 /*-----------------------------------------------------------------------
165 * Physical Memory Map
167 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
169 /*-----------------------------------------------------------------------
170 * FLASH and environment organization
173 /* **** PISMO SUPPORT *** */
174 /* Monitor at start of flash */
175 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
176 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
178 /* additions for new relocation code, must be added to all boards */
179 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
180 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
181 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
182 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
183 CONFIG_SYS_INIT_RAM_SIZE - \
184 GENERATED_GBL_DATA_SIZE)
187 #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
189 #define CONFIG_SPLASHIMAGE_GUARD
191 /* Display Configuration */
192 #define LCD_BPP LCD_COLOR16
194 #define CONFIG_SPLASH_SCREEN
195 #define CONFIG_SPLASH_SOURCE
196 #define CONFIG_BMP_16BPP
197 #define CONFIG_SCF0403_LCD
199 /* Defines for SPL */
201 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
202 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
204 #define CONFIG_SPL_NAND_BASE
205 #define CONFIG_SPL_NAND_DRIVERS
206 #define CONFIG_SPL_NAND_ECC
208 /* NAND boot config */
209 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
210 #define CONFIG_SYS_NAND_PAGE_COUNT 64
211 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
212 #define CONFIG_SYS_NAND_OOBSIZE 64
213 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
214 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
216 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
217 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
219 #define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
221 #define CONFIG_SYS_NAND_ECCSIZE 512
222 #define CONFIG_SYS_NAND_ECCBYTES 3
223 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
225 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
226 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
228 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
229 CONFIG_SPL_TEXT_BASE)
232 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
233 * older x-loader implementations. And move the BSS area so that it
234 * doesn't overlap with TEXT_BASE.
236 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
237 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
239 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
240 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
243 #define CONFIG_ENV_EEPROM_IS_ON_I2C
244 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
245 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
246 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
247 #define CONFIG_SYS_EEPROM_SIZE 256
249 #endif /* __CONFIG_H */