1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2011 CompuLab, Ltd.
4 * Mike Rapoport <mike@compulab.co.il>
5 * Igor Grinberg <grinberg@compulab.co.il>
7 * Based on omap3_beagle.h
8 * (C) Copyright 2006-2008
10 * Richard Woodruff <r-woodruff2@ti.com>
11 * Syed Mohammed Khasim <x0khasim@ti.com>
13 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
19 #define CONFIG_SYS_CACHELINE_SIZE 64
22 * High Level Configuration Options
24 #define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
26 #include <asm/arch/cpu.h> /* get chip and board defs */
27 #include <asm/arch/omap.h>
30 #define V_OSCK 26000000 /* Clock output from T2 */
31 #define V_SCLK (V_OSCK >> 1)
33 #define CONFIG_MISC_INIT_R
35 #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
36 #define CONFIG_SETUP_MEMORY_TAGS
37 #define CONFIG_INITRD_TAG
38 #define CONFIG_REVISION_TAG
39 #define CONFIG_SERIAL_TAG
42 * Size of malloc() pool
44 #define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
46 #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
53 * NS16550 Configuration
55 #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
57 #define CONFIG_SYS_NS16550_SERIAL
58 #define CONFIG_SYS_NS16550_REG_SIZE (-4)
59 #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
62 * select serial console configuration
64 #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
65 #define CONFIG_SERIAL3 3 /* UART3 */
67 /* allow to overwrite serial and ethaddr */
68 #define CONFIG_ENV_OVERWRITE
69 #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
72 /* USB device configuration */
73 #define CONFIG_USB_DEVICE
74 #define CONFIG_USB_TTY
76 /* commands to include */
77 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
78 #define CONFIG_MTD_PARTITIONS
80 #define CONFIG_SYS_I2C
81 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
82 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
83 #define CONFIG_SYS_I2C_EEPROM_BUS 0
84 #define CONFIG_I2C_MULTI_BUS
89 #define CONFIG_TWL4030_LED
94 #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
96 #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
97 /* to access nand at */
99 #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
102 /* Environment information */
103 #define CONFIG_EXTRA_ENV_SETTINGS \
104 "loadaddr=0x82000000\0" \
106 "console=ttyO2,115200n8\0" \
109 "dvimode=1024x768MR-16@60\0" \
110 "defaultdisplay=dvi\0" \
112 "mmcroot=/dev/mmcblk0p2 rw\0" \
113 "mmcrootfstype=ext4 rootwait\0" \
114 "nandroot=/dev/mtdblock4 rw\0" \
115 "nandrootfstype=ubifs\0" \
116 "mmcargs=setenv bootargs console=${console} " \
117 "mpurate=${mpurate} " \
119 "omapfb.mode=dvi:${dvimode} " \
120 "omapdss.def_disp=${defaultdisplay} " \
122 "rootfstype=${mmcrootfstype}\0" \
123 "nandargs=setenv bootargs console=${console} " \
124 "mpurate=${mpurate} " \
126 "omapfb.mode=dvi:${dvimode} " \
127 "omapdss.def_disp=${defaultdisplay} " \
128 "root=${nandroot} " \
129 "rootfstype=${nandrootfstype}\0" \
130 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
131 "bootscript=echo Running bootscript from mmc ...; " \
132 "source ${loadaddr}\0" \
133 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
134 "mmcboot=echo Booting from mmc ...; " \
136 "bootm ${loadaddr}\0" \
137 "nandboot=echo Booting from nand ...; " \
139 "nand read ${loadaddr} 2a0000 400000; " \
140 "bootm ${loadaddr}\0" \
142 #define CONFIG_BOOTCOMMAND \
143 "mmc dev ${mmcdev}; if mmc rescan; then " \
144 "if run loadbootscript; then " \
147 "if run loaduimage; then " \
149 "else run nandboot; " \
152 "else run nandboot; fi"
155 * Miscellaneous configurable options
157 #define CONFIG_TIMESTAMP
158 #define CONFIG_SYS_AUTOLOAD "no"
160 #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
162 #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
163 0x01F00000) /* 31MB */
165 #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
169 * OMAP3 has 12 GP timers, they can be driven by the system clock
170 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
171 * This rate is divided by a local divisor.
173 #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
174 #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
176 /*-----------------------------------------------------------------------
177 * Physical Memory Map
179 #define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
180 #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
182 /*-----------------------------------------------------------------------
183 * FLASH and environment organization
186 /* **** PISMO SUPPORT *** */
187 /* Monitor at start of flash */
188 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
189 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
191 #define CONFIG_ENV_OFFSET 0x260000
192 #define CONFIG_ENV_ADDR 0x260000
194 /* additions for new relocation code, must be added to all boards */
195 #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
196 #define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
197 #define CONFIG_SYS_INIT_RAM_SIZE 0x800
198 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
199 CONFIG_SYS_INIT_RAM_SIZE - \
200 GENERATED_GBL_DATA_SIZE)
203 #define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
205 #define CONFIG_SPLASHIMAGE_GUARD
207 /* Display Configuration */
208 #define CONFIG_VIDEO_OMAP3
209 #define LCD_BPP LCD_COLOR16
211 #define CONFIG_SPLASH_SCREEN
212 #define CONFIG_SPLASH_SOURCE
213 #define CONFIG_BMP_16BPP
214 #define CONFIG_SCF0403_LCD
216 /* Defines for SPL */
218 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
219 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
221 #define CONFIG_SPL_NAND_BASE
222 #define CONFIG_SPL_NAND_DRIVERS
223 #define CONFIG_SPL_NAND_ECC
225 /* NAND boot config */
226 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
227 #define CONFIG_SYS_NAND_PAGE_COUNT 64
228 #define CONFIG_SYS_NAND_PAGE_SIZE 2048
229 #define CONFIG_SYS_NAND_OOBSIZE 64
230 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
231 #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
233 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
234 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
236 #define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
238 #define CONFIG_SYS_NAND_ECCSIZE 512
239 #define CONFIG_SYS_NAND_ECCBYTES 3
240 #define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
242 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
243 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
245 #define CONFIG_SPL_TEXT_BASE 0x40200800
246 #define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
247 CONFIG_SPL_TEXT_BASE)
250 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
251 * older x-loader implementations. And move the BSS area so that it
252 * doesn't overlap with TEXT_BASE.
254 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
255 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
257 #define CONFIG_SYS_SPL_MALLOC_START 0x80208000
258 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
261 #define CONFIG_ENV_EEPROM_IS_ON_I2C
262 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
263 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
264 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
265 #define CONFIG_SYS_EEPROM_SIZE 256
267 #endif /* __CONFIG_H */