configs: drop CONFIG_SPL_ABORT_ON_RAW_IMAGE
[platform/kernel/u-boot.git] / include / configs / capricorn-common.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017-2018 NXP
4  * Copyright 2019 Siemens AG
5  */
6
7 #ifndef __IMX8X_CAPRICORN_H
8 #define __IMX8X_CAPRICORN_H
9
10 #include <linux/sizes.h>
11 #include <asm/arch/imx-regs.h>
12
13 #include "siemens-env-common.h"
14
15 /* SPL config */
16 #ifdef CONFIG_SPL_BUILD
17
18 #define CONFIG_SYS_MONITOR_LEN          (1024 * 1024)
19
20 #define CONFIG_MALLOC_F_ADDR            0x00120000
21
22 #define CONFIG_SPL_RAW_IMAGE_ARM_TRUSTED_FIRMWARE
23
24 #endif /* CONFIG_SPL_BUILD */
25
26 #define CONFIG_FACTORYSET
27
28 /* ENET1 connects to base board and MUX with ESAI */
29 #define CONFIG_FEC_ENET_DEV             1
30 #define CONFIG_FEC_MXC_PHYADDR          0x0
31
32 /* I2C Configuration */
33 #ifndef CONFIG_SPL_BUILD
34 /* EEPROM */
35 #define  EEPROM_I2C_BUS         0 /* I2C0 */
36 #define  EEPROM_I2C_ADDR        0x50
37 /* PCA9552 */
38 #define  PCA9552_1_I2C_BUS      1 /* I2C1 */
39 #define  PCA9552_1_I2C_ADDR     0x60
40 #endif /* !CONFIG_SPL_BUILD */
41
42 /* AHAB */
43 #ifdef CONFIG_AHAB_BOOT
44 #define AHAB_ENV "sec_boot=yes\0"
45 #else
46 #define AHAB_ENV "sec_boot=no\0"
47 #endif
48
49 #define MFG_ENV_SETTINGS_DEFAULT \
50         "mfgtool_args=setenv bootargs console=${console},${baudrate} " \
51                 "rdinit=/linuxrc " \
52                 "clk_ignore_unused "\
53                 "\0" \
54         "kboot=booti\0"\
55         "bootcmd_mfg=run mfgtool_args;" \
56         "if iminfo ${initrd_addr}; then " \
57         "if test ${tee} = yes; then " \
58                 "bootm ${tee_addr} ${initrd_addr} ${fdt_addr}; " \
59         "else " \
60                 "booti ${loadaddr} ${initrd_addr} ${fdt_addr}; " \
61         "fi; " \
62         "else " \
63             "echo \"Run fastboot ...\"; fastboot 0; "  \
64         "fi;\0"
65
66 /* Boot M4 */
67 #define M4_BOOT_ENV \
68         "m4_0_image=m4_0.bin\0" \
69         "loadm4image_0=fatload mmc ${mmcdev}:${mmcpart} " \
70                         "${loadaddr} ${m4_0_image}\0" \
71         "m4boot_0=run loadm4image_0; dcache flush; bootaux ${loadaddr} 0\0" \
72
73 #define CONFIG_MFG_ENV_SETTINGS \
74         MFG_ENV_SETTINGS_DEFAULT \
75         "initrd_addr=0x83100000\0" \
76         "initrd_high=0xffffffffffffffff\0" \
77         "emmc_dev=0\0"
78
79 /* Initial environment variables */
80 #define CONFIG_EXTRA_ENV_SETTINGS \
81         CONFIG_MFG_ENV_SETTINGS \
82         M4_BOOT_ENV \
83         AHAB_ENV \
84         ENV_COMMON \
85         "script=boot.scr\0" \
86         "image=Image\0" \
87         "panel=NULL\0" \
88         "console=ttyLP2\0" \
89         "fdt_addr=0x83000000\0" \
90         "fdt_high=0xffffffffffffffff\0" \
91         "cntr_addr=0x88000000\0" \
92         "cntr_file=os_cntr_signed.bin\0" \
93         "initrd_addr=0x83800000\0" \
94         "initrd_high=0xffffffffffffffff\0" \
95         "netdev=eth0\0" \
96         "nfsopts=vers=3,udp,rsize=4096,wsize=4096,nolock rw\0" \
97         "hostname=capricorn\0" \
98         ENV_EMMC \
99         ENV_NET
100
101 /* Default location for tftp and bootm */
102
103 /* On CCP board, USDHC1 is for eMMC */
104
105 #define CONFIG_SYS_SDRAM_BASE           0x80000000
106 #define PHYS_SDRAM_1                    0x80000000
107 #define PHYS_SDRAM_2                    0x880000000
108 /* DDR3 board total DDR is 1 GB */
109 #define PHYS_SDRAM_1_SIZE               0x40000000      /* 1 GB */
110 #define PHYS_SDRAM_2_SIZE               0x00000000      /* 0 GB */
111
112 #define BOOTAUX_RESERVED_MEM_BASE       0x88000000
113 #define BOOTAUX_RESERVED_MEM_SIZE       SZ_128M /* Reserve from second 128MB */
114
115 #endif /* __IMX8X_CAPRICORN_H */